Patents by Inventor Robert F. Wambach

Robert F. Wambach has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8166315
    Abstract: A method for calculating power for a data storage system. The method includes: measuring power requirement for each one of a plurality of components for use in one of a plurality of possible system configurations; storing the measured power requirement in a table; entering into the table a specified one of the possible system configurations to obtain the power requirement for such one of the specified system configurations; calculating from the table the total power expected for the specified system configuration; presenting the calculated power to a user; determining whether the calculated power is acceptable or unacceptable to the user; and if determined to be unacceptable, entering into the table a new system configuration.
    Type: Grant
    Filed: March 23, 2007
    Date of Patent: April 24, 2012
    Assignee: EMC Corporation
    Inventors: Robert F. Wambach, F. William French, Robert MacArthur, Robert Guenther
  • Patent number: 4974144
    Abstract: A fault-tolerant digital data processing system comprises a first input-output controller which communicates with at least one peripheral device over a peripheral device bus having first and second input/output buses, each carrying data, address, control, and timing signals from the input/output controller to the peripheral device. A device interface is coupled to the first and second input/output buses and to an associated peripheral device for transferring information between the buses and the associated peripheral device. In normal operation, the device interface applies duplicate information signals synchronously and simultaneously to the input/output buses for transfer to the input/output controller. The device interface also receives, in the absence of fault, duplicative information signal synchronously and simultaneously from the first and second input/output buses.
    Type: Grant
    Filed: June 16, 1989
    Date of Patent: November 27, 1990
    Assignee: Stratus Computer, Inc.
    Inventors: William L. Long, Robert F. Wambach, Kurt F. Baty, Joseph M. Lamb
  • Patent number: 4974150
    Abstract: A fault-tolerant digital data processing system comprises at least a first input/output controller communicating with at least one peripheral device over a peripheral device bus. The peripheral bus includes first and second input/output buses, each having means for carrying data, address, control, and timing signals. The input/output controller includes an element for applying duplicate information signals synchronously and simultaneously to the first and second input/output buses for transfer to the peripheral device. The input/output controller further includes a bus interface element for receiving, in the absence of fault, duplicative information signals synchronously and simultaneously from the first and second input/output buses.
    Type: Grant
    Filed: June 16, 1989
    Date of Patent: November 27, 1990
    Assignee: Stratus Computer, Inc.
    Inventors: William F. Long, Robert F. Wambach, Kurt F. Baty, Joseph M. Lamb
  • Patent number: 4939643
    Abstract: A fault-tolerant digital data processor includes a peripheral device controller for communicating with one or more peripheral devices over a peripheral device bus having first and second input/output buses, each carrying data, address, control, and timing information. Each peripheral device includes a device interface for transferring information signals between the associated peripheral device and the peripheral bus. The peripheral device controller includes a strobe element connected with the first and second input/output buses for transmitting thereon duplicative, synchronous and simultaneous strobe signals. These strobe signals define successive timing intervals for information transfers along the peripheral bus. Information transfers are normally effected by the transmission of duplicate information signals synchronously and simultaneously on the first and second input/output buses.
    Type: Grant
    Filed: July 29, 1987
    Date of Patent: July 3, 1990
    Assignee: Stratus Computer, Inc.
    Inventors: William L. Long, Robert F. Wambach, Kurt F. Baty, Joseph M. Lamb
  • Patent number: 4926315
    Abstract: A fault-tolerant digital data processing system comprises at least a first input/output controller communicating with at least one peripheral device over a peripheral device bus. The peripheral bus includes first and second input/output buses, each having means for carrying data, address, control, and timing signals. The input/output controller includes an element for applying duplicate information signals synchronously and simultaneously to the first and second input/output buses for transfer to the peripheral device. The input/output controller further includes a bus interface element for receiving, in the absence of fault, duplicative information signals synchronously and simultaneously from the first and second input/output buses.
    Type: Grant
    Filed: July 29, 1987
    Date of Patent: May 15, 1990
    Assignee: Stratus Computer, Inc.
    Inventors: William L. Long, Robert F. Wambach, Kurt F. Baty, Joseph M. Lamb, John E. McNamara