Patents by Inventor Robert Xi Jin

Robert Xi Jin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240171432
    Abstract: Mechanisms may be used for aggregating acknowledgement (ACK), block ACK (BA) and/or short packets transmissions for multi-user (MU) wireless communication systems. Aggregation mechanisms may be used for uplink (UL) and/or downlink (DL) orthogonal frequency division multiple access (OFDMA), and/or UL/DL multiple-user multiple input multiple output (MU-MIMO) transmissions, for example. Multi-user short packets may be aggregated and/or simultaneously transmitted for DL, UL, or peer-to-peer (P2P) transmissions.
    Type: Application
    Filed: January 30, 2024
    Publication date: May 23, 2024
    Applicant: InterDigital Patent Holdings, Inc.
    Inventors: Fengjun Xi, Hanqing Lou, Oghenekome Oteri, Nirav B. Shah, Robert L. Olesen, Yuan Sheng Jin, Pengfei Xia, Frank La Sita, Guodong Zhang
  • Patent number: 11949440
    Abstract: A wireless transmit/receive unit (WTRU) may receive a constellation symbol that includes indications that each are associated with a respective WTRU of a plurality of WTRUs. The WTRU may determine that a first weight associated with a first indication of the indications is different than a second weight associated with a second indication of the indications. The indications may comprise indications of bits modulated at a multi-user constellation bit division multiple access modulator (MU-CBDMAM).
    Type: Grant
    Filed: November 10, 2020
    Date of Patent: April 2, 2024
    Assignee: InterDigital Patent Holdings, Inc.
    Inventors: Fengjun Xi, Yuan Sheng Jin, Pengfei Xia, Oghenekome Oteri, Hanqing Lou, Nirav B. Shah, Robert L. Olesen
  • Patent number: 11935623
    Abstract: An apparatus for controlling access to a memory device comprising rows of memory units is provided. The apparatus comprises: an operation monitor configured to track memory operations to the rows of memory units of the memory device; a row hammer counter configured to determining, for each of the rows of memory units, row hammer effects experienced by the row of memory units due to the memory operations to the other rows of memory units of the memory device; a mitigation module configured to initiate, for each of the rows of memory units, row hammer mitigation in case that accumulated row hammer effects experienced by the row of memory units reach a predetermined threshold; and a virtual host module configured to perform the row hammer mitigation targeting a row of memory units in response to the initiation of row hammer mitigation for the row of memory units by the mitigation module.
    Type: Grant
    Filed: June 28, 2022
    Date of Patent: March 19, 2024
    Assignee: MONTAGE TECHNOLOGY (KUNSHAN) CO.
    Inventors: Yibo Jiang, Leechung Yiu, Christopher Cox, Robert Xi Jin, Lizhi Jin, Leonard Datus
  • Publication number: 20230420020
    Abstract: An apparatus for controlling access to a memory device comprising rows of memory units is provided. The apparatus comprises: an operation monitor configured to track memory operations to the rows of memory units of the memory device; a row hammer counter configured to determining, for each of the rows of memory units, row hammer effects experienced by the row of memory units due to the memory operations to the other rows of memory units of the memory device; a mitigation module configured to initiate, for each of the rows of memory units, row hammer mitigation in case that accumulated row hammer effects experienced by the row of memory units reach a predetermined threshold; and a virtual host module configured to perform the row hammer mitigation targeting a row of memory units in response to the initiation of row hammer mitigation for the row of memory units by the mitigation module.
    Type: Application
    Filed: June 28, 2022
    Publication date: December 28, 2023
    Inventors: Yibo JIANG, Leechung YIU, Christopher COX, Robert Xi JIN, Lizhi JIN, Leonard DATUS
  • Publication number: 20230232557
    Abstract: The present application provides a memory device.
    Type: Application
    Filed: January 18, 2022
    Publication date: July 20, 2023
    Inventors: Christopher COX, Leechung YIU, Robert Xi JIN, Zheng QIU, Leonard DATUS, Lizhi JIN
  • Publication number: 20230215474
    Abstract: A memory device with modular design and the memory system comprising the same is disclosed. The memory device comprises a substrate plate having a front edge, a rear edge opposite to the front edge, and a top side and a bottom side which are opposite to each other and extend between the front edge and the rear edge; an edge connector positioned at the rear edge and configured to connect to a host connector of a host device; a memory control module positioned on one of the top side and the bottom side of the substrate plate; at least one socket positioned on the top side of the substrate plate and configured to connect to at least one removable memory module; and wherein the memory controller module is electrically coupled to the edge connector and the at least one socket such that the at least one memory module can be accessible by the host device via the memory control module.
    Type: Application
    Filed: January 18, 2022
    Publication date: July 6, 2023
    Inventors: Christopher COX, Leechung YIU, Robert Xi JIN, Zheng QIU, Leonard DATUS, Lizhi JIN
  • Patent number: 10579280
    Abstract: A memory system, comprising: a first plurality of memory ranks each having multiple memory cells; a second plurality of local controllers each coupled between one or more of the first plurality of memory ranks and a memory controller, the memory controller being configured to provide to a target local controller of the second plurality of local controllers, out of a first plurality of chip select (CS) signals, a target access CS signal enabling target access to a target memory rank of the first plurality of memory ranks coupled to the target local controller, and provide to the second plurality of local controllers, later than the target access CS signal, a command and address (CA) signal for addressing and accessing the multiple memory cells of the target memory rank; and wherein the target local controller is configured to generate, in response to receiving the target access CS signal, a target CA on-die termination (ODT) instruction switching on target CA ODT at its CA input at least for a period when the
    Type: Grant
    Filed: June 28, 2018
    Date of Patent: March 3, 2020
    Assignee: MONTAGE TECHNOLOGY CO., LTD.
    Inventors: Yibo Jiang, Gang Yan, Robert Xi Jin, Lizhi Jin, Leechung Yiu
  • Publication number: 20200004436
    Abstract: A memory system, comprising: a first plurality of memory ranks each having multiple memory cells; a second plurality of local controllers each coupled between one or more of the first plurality of memory ranks and a memory controller, the memory controller being configured to provide to a target local controller of the second plurality of local controllers, out of a first plurality of chip select (CS) signals, a target access CS signal enabling target access to a target memory rank of the first plurality of memory ranks coupled to the target local controller, and provide to the second plurality of local controllers, later than the target access CS signal, a command and address (CA) signal for addressing and accessing the multiple memory cells of the target memory rank; and wherein the target local controller is configured to generate, in response to receiving the target access CS signal, a target CA on-die termination (ODT) instruction switching on target CA ODT at its CA input at least for a period when the
    Type: Application
    Filed: June 28, 2018
    Publication date: January 2, 2020
    Inventors: Yibo JIANG, Gang YAN, Robert Xi JIN, Lizhi JIN, Leechung YIU
  • Patent number: 10318464
    Abstract: A memory system, comprising: a first plurality of memory ranks each having multiple memory cells; a second plurality of local controllers each coupled between one or more of the first plurality of memory ranks and a memory controller, the memory controller being configured to provide to a non-target local controller of the second plurality of local controllers, out of a first plurality of chip select (CS) signals, one or more non-target access CS signals disabling target access to one or more non-target memory ranks of the first plurality of memory ranks coupled to the non-target local controller; and the memory controller being further configured to provide to a target local controller of the second plurality of local controllers, out of the first plurality of CS signals, a target access CS signal enabling target access to a target memory rank of the first plurality of memory ranks coupled to the target local controller, and provide to the second plurality of local controllers a command and address (CA) sign
    Type: Grant
    Filed: June 28, 2018
    Date of Patent: June 11, 2019
    Assignee: MONTAGE TECHNOLOGY CO., LTD.
    Inventors: Yibo Jiang, Gang Yan, Robert Xi Jin, Lizhi Jin, Leechung Yiu