Patents by Inventor Ronald M. Jackson

Ronald M. Jackson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5067130
    Abstract: A logic analyzer stores the activity around the last in a series of triggering events while also storing the activity around several other triggering events immediately preceding the last trigger. The acquisition memory is first positioned into a number, N, of memory sections and the trigger condition of interest is defined. Then repeated acquistions are performed using this same trigger condition. At first, data from each of these acquisitions is stored in each one of the number of memory sections. When all of the memory sections have been filled once, if the trigger condition is still occurring, the acquisition memories are reused in the same order in which they were originally used as many times as necessary until it is ascertained that the trigger condition is no longer occurring or some external conditon has changed, at which time the logic analyzer is stopped. One of the memory sections then contains the data that occurred in the vicinity of the last trigger.
    Type: Grant
    Filed: September 29, 1989
    Date of Patent: November 19, 1991
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson
  • Patent number: 5043927
    Abstract: A method for performing signal quality analysis on digital signals uses simultaneous dual threshold data acquisition. Using this method, the data need not be repetitive and, because the reference data and the variable data are acquired simultaneously, the logic analyzer continues to trigger and further measurements can be made after significant noise has been encountered. One threshold is designated the reference threshold and used to perform triggering and acquisition of reference data, while the other threshold is designated the variable threshold and used to acquire data for the noise margin analysis. At each increment of variable level, the data acquired by the reference acquisition and the data acquired using the variable threshold level is compared to see at what point in time and on what signal lines noise begins to affect the quality of the data.
    Type: Grant
    Filed: September 18, 1989
    Date of Patent: August 27, 1991
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson
  • Patent number: 4979177
    Abstract: A logic analyzer has a counter/timer that can reconstruct the higher resolution with which data was acquired using multiple phases of the logic analyzer system clock signal. For a two-phase data sampling system, separate pairs of event recognizers monitor the data collected using the two phases of the system clock. Counter/timer control logic uses the information from these separate pairs of event recognizers to control the behavior of the counter/timer so that it can either single count or double count, depending on whether an event was true during both phases or only one phase of the data acquisition, thus allowing the counter/timer resolution to be as high as the information inherent in the data acquired using both clock phases. The counter/timer employed is capable of single or double counting and has two stages, a prescaler and an extension counter/timer, for increased power and cost effectiveness.
    Type: Grant
    Filed: October 26, 1989
    Date of Patent: December 18, 1990
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson
  • Patent number: 4968902
    Abstract: A circuit allows digital data acquisition instruments to recognize when dual threshold synchronous data being monitored in unstable. Each data line being monitored for unstable periods is compared with a high threshold level and a low threshold level at an acquisition probe and the results of these two comparisons are forwarded to the circuit of the present invention. Optionally, a glitch latch may be employed to cause transient crossings of the threshold to be treated as if they lasted until the next clock. The two bits of resulting information are each clocked through a short shift register consisting of two flip-flops. A gate monitoring each of these short shift registers produces an active output when the state of the two flip-flops indicates that the signal left the high state or left the low state. A third gate monitors the last flip-flop in each short register to produce an active output when the signal is neither high nor low.
    Type: Grant
    Filed: August 2, 1989
    Date of Patent: November 6, 1990
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson
  • Patent number: 4949361
    Abstract: A data transfer synchronization method and circuit allows data to be transferred between two synchronous systems running asynchronously with each other in a way that does not require the receiving system clock to be running twice as fast as the source system clock. Data is clocked into a first set of flip-flops by the clock signal of the source system. The source system clock signal is also used to toggle a toggle flip-flop. The receiving system clock signal is used to clock a first clock bit flip-flop coupled to detect the state of the toggle flip-flop. A delayed version of the receiving system clock signal is used to clock the output of the first set of flip-flops into a second set of flip-flops. The normal (undelayed) receiving system clock signal is used to clock the output of the second set of flip-flops into a third set of flip-flops.
    Type: Grant
    Filed: June 26, 1989
    Date of Patent: August 14, 1990
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson
  • Patent number: 4560981
    Abstract: Disclosed herein is an apparatus for displaying a logic waveform on a raster scan display device such as a CRT. A part of an input logic signal is delayed for forming a former bit, and the input logic signal acts as a present bit. A memory device stores a special pattern determined in accordance with results of logic operation of the present and former bits. An image dot of the pattern is addressed by the present and former bits and raster line position (number) information, and the output therefrom is applied as an intensity control signal to the display device. Since the memory device does not need FONT information, this invention needs very little software manipulation of data, and the capacity of the memory device is small. In addition, this invention can display glitches and graticule tick marks.
    Type: Grant
    Filed: March 23, 1983
    Date of Patent: December 24, 1985
    Assignee: Tektronix, Inc.
    Inventors: Ronald M. Jackson, Daniel C. Olin, Russell Y. Anderson
  • Patent number: 4554536
    Abstract: Apparatus for displaying a logic timing diagram on a raster scan type display device is disclosed. A logic signal is sampled and representations thereof stored in a RAM. The RAM contents are read repeatedly in synchronism with a raster scan operation, and the read-out signal is delayed by a predetermined time which is shorter than one bit cycle of the read-out signal. Logical gating functions, OR, exclusive-OR and NAND gates, receive the delayed and undelayed signals, and provide output signals from which the display of the "High" level, edges and "Low" level of the logic timing diagram are derived. Since it is not necessary to convert the logic signal to display codes and rewrite a display RAM, high speed scrolling and magnification can be obtained quickly and easily.
    Type: Grant
    Filed: March 23, 1983
    Date of Patent: November 19, 1985
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson
  • Patent number: 4458165
    Abstract: A programmable delay circuit comprises input and output multiplexers, a delay device provided between the multiplexers, and a negative feedback path. When the input multiplexer selects an input logic signal, the delay time is controlled by the output multiplexer. When the input multiplexer selects the feedback path, the delay circuit acts as a ring oscillator for generating a square-wave signal whose period is twice the selected delay time. Additional delay devices and multiplexers may be provided between the input and output multiplexers.
    Type: Grant
    Filed: March 23, 1983
    Date of Patent: July 3, 1984
    Assignee: Tektronix, Inc.
    Inventor: Ronald M. Jackson