Patents by Inventor Ross Heitkamp

Ross Heitkamp has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7519735
    Abstract: A network router employs a single board architecture that includes both a forwarding engine and an interface card concentrator. All of the circuits involved in routing are incorporated into a single board, reducing the system cost of the router. A single processor performs various functions in connection with these circuits, such as management of interface cards and the forwarding engine. In addition to lowering the system cost, the compact architecture allows higher density installation of interface cards.
    Type: Grant
    Filed: May 8, 2001
    Date of Patent: April 14, 2009
    Assignee: Juniper Networks, Inc.
    Inventors: Hann-Hwan Ju, Ashok Krishnamurthi, Ross Heitkamp, Antony Chatzigianis, Ken Kuwabara
  • Patent number: 7016995
    Abstract: A system prevents disruption of one or more system buses. The system monitors communication on the one or more system buses during an input mode and an output mode and detects changes between the input mode and the output mode. The system determines whether a predetermined time period has elapsed after a change from the input mode to the output mode and changes from the output mode to the input mode when the predetermined time period has elapsed after a change from the input mode to the output mode.
    Type: Grant
    Filed: January 9, 2003
    Date of Patent: March 21, 2006
    Assignee: Juniper Networks, Inc.
    Inventors: Ross Heitkamp, Antony Chatzigianis
  • Patent number: 6981087
    Abstract: A two wire serial bus is connected between different circuit boards in a complex electrical system. The two wire serial bus may be used to receive status information about each of the circuit boards in the system. A master control processor on one of the circuit boards controls which of the other circuit boards are active on the serial bus. Each of the non-master circuit boards includes a series of switches that electrically isolate or connect portions of the two wire serial bus from one another. Through the series of switches, both the master control processor and processors local to each of the other circuit boards may simultaneously access different portions of the serial bus.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: December 27, 2005
    Assignee: Juniper Networks, Inc.
    Inventors: Ross Heitkamp, Michael Armstrong, Michael Beesley, Ashok Krishnamurthi, Kenneth Richard Powell, Mike M. Wu
  • Patent number: 6970961
    Abstract: A network device includes redundant buses, redundant master controllers, and slave controllers. Each of the master controllers connects to a corresponding one of the buses. One of the master controllers acts as an active master and the other master controllers act as standby masters. The active master commences a bus cycle that includes an address interval and a data interval, provides a destination address on the corresponding bus during the address interval, and transmits or receives a command or data during the data interval. The slave controllers connect to the bus, detect commencement of the bus cycle, sample the destination address from the bus a predetermined amount of time after commencement of the address interval, and transmit or receive a command or data during the data interval.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: November 29, 2005
    Assignee: Juniper Networks, Inc.
    Inventors: Ross Heitkamp, Michael Armstrong, Michael Beesley, Ashok Krishnamurthi, Kenneth Richard Powell
  • Patent number: 6826713
    Abstract: A debugging and diagnostic system allows a developer to receive low-level diagnostic information from multiple processors in a complex electrical system. A bus connects a master processor to the processors to be debugged via corresponding receiver/driver circuits. The receiver/driver circuits receive serial information from the processors and transmit it to the bus. The master processor controls the receiver/driver circuits through a control logic circuit.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: November 30, 2004
    Assignee: Juniper Networks, Inc.
    Inventors: Michael Beesley, Ross Heitkamp, Ashok Krishnamurthi, Kenneth Richard Powell
  • Patent number: 6816936
    Abstract: A network router includes hot-swappable physical interface cards that allow the router to communicate using a variety of network technologies. Power to the interface cards is sequentially ramped to avoid disruptive power surges. The router includes multiple power supplies, a power monitor circuit, power on/off control circuitry, and a controller. The controller detects the presence/absence of the physical interface cards and controls the power monitor circuit and power on/off control circuit to sequentially ramp or sequentially remove power to the physical interface cards.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: November 9, 2004
    Assignee: Juniper Networks, Inc.
    Inventors: Mike M. Wu, Ross Heitkamp
  • Patent number: 6429706
    Abstract: A voltage sequencing circuit powers-up electrical systems by sequentially enabling a series of power supply lines to the electrical system. After each power supply line is enabled, the voltage sequencing circuit waits a pre-programmed delay time before enabling the next power supply line. The delay time allows the newly enabled power supply line to settle. Additionally, the voltage sequencing circuit constantly monitors previously enabled power supply lines while continuing to enable the remaining power supply lines. If any of the previously enabled lines fail, the voltage sequencing circuit disables the power supply line before reinitiating a complete power-up sequence.
    Type: Grant
    Filed: October 24, 2001
    Date of Patent: August 6, 2002
    Assignee: Juniper Networks, Inc.
    Inventors: Dilip A. Amin, Chang Hong Wu, Ross Heitkamp, Michael Armstrong
  • Patent number: 6333650
    Abstract: A voltage sequencing circuit powers-up electrical systems by sequentially enabling a series of power supply lines to the electrical system. After each power supply line is enabled, the voltage sequencing circuit waits a pre-programmed delay time before enabling the next power supply line. The delay time allows the newly enabled power supply line to settle. Additionally, the voltage sequencing circuit constantly monitors previously enabled power supply lines while continuing to enable the remaining power supply lines. If any of the previously enabled lines fail, the voltage sequencing circuit disables the power supply line before reinitiating a complete power-up sequence.
    Type: Grant
    Filed: December 5, 2000
    Date of Patent: December 25, 2001
    Assignee: Juniper Networks, Inc.
    Inventors: Dilip A. Amin, Chang Hong Wu, Ross Heitkamp, Michael Armstrong