Patents by Inventor Safoin A. Raad

Safoin A. Raad has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5170373
    Abstract: An EEPROM cell suitable for use in programmable logic devices contains three transistors. A floating gate transistor is used to retain a programmed value using charge storage on the floating gate. A read transistor is connected between the floating gate transistor and an output signal line, and used to access the value stored in the floating gate transistor. A write transistor is connected to the floating gate transistor opposite the read transistor, and is used when programming the floating gate transistor. The write transistor and its associated control circuitry are fabricated to handle the higher programming voltages required by the floating gate device. The read transistor and associated drive circuitry are not required to handle the higher programming voltages, and can be fabricated using smaller, faster devices.
    Type: Grant
    Filed: October 31, 1989
    Date of Patent: December 8, 1992
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventors: Bruce A. Doyle, Randy C. Steele, Safoin A. Raad
  • Patent number: 4912345
    Abstract: A programmable logic device includes a programmable logic array and an output logic macrocell. The output logic macrocell includes a user configurable summing function that has a first logic gate connected to receive a first plurality of product terms, a second logic gate connected to receive a second plurality of product terms and a third logic gate connected to receive the combination of the first plurality of product terms and a controls signal, a fourth logic gate connected to receive the combination of the second plurality of Product Terms and the control signal and a logic circuit connected to receive the output signals from the first, second, third and fourth logic gates and to provide a first logical combination when the control signal is at a first logic state and a second logical combination when the controls signal is at a second logic state.
    Type: Grant
    Filed: December 29, 1988
    Date of Patent: March 27, 1990
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventors: Randy C. Steele, Safoin A. Raad