Patents by Inventor Sang Kyu Kang

Sang Kyu Kang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11967269
    Abstract: A scan driver includes: a first transistor having a first electrode coupled to an output scan line, a second electrode coupled to a first power line, and a gate electrode coupled to a first node; a second transistor having a first electrode coupled to a first clock line, a second electrode coupled to the output scan line, and a gate electrode coupled to a second node; a third transistor having a first electrode coupled to the first node, a second electrode coupled to a first input scan line, and a gate electrode coupled to a second clock line; and a fourth transistor having a first electrode coupled to the second node and a second electrode and a gate electrode, which are coupled to a second input scan line, wherein the first input scan line and the second input scan line are different from each other.
    Type: Grant
    Filed: October 4, 2022
    Date of Patent: April 23, 2024
    Assignee: Samsung Display Co., Ltd.
    Inventors: Chul Kyu Kang, Sung Hwan Kim, Soo Hee Oh, Dong Sun Lee, Sang Moo Choi
  • Patent number: 11953545
    Abstract: A semiconductor module includes a substrate; a plurality of semiconductor packages provided on the substrate; and an environment information indicator configured to display information related to an environment surrounding the plurality of semiconductor packages.
    Type: Grant
    Filed: November 30, 2020
    Date of Patent: April 9, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seyoung Won, Dan-Kyu Kang, Sang-Yeol Lee
  • Publication number: 20240111433
    Abstract: In some embodiments, a memory system includes a memory device and a host configured to transmit, to the memory device, a command and address (C/A) signal and a clock signal, and to transmit or receive data signals to or from the memory device. Each command that is configured to access the memory device is associated with an access timing parameter. The memory device includes an access parameter timer configured to measure an actual timing value of the access timing parameter, a spec register configured to provide a spec timing value defining an effective timing of the access timing parameter, a comparison circuit configured to compare the actual timing value and the spec timing value, and a mode register configured to store an access timing violation flag that is read by the host when the actual timing value deviates from the spec timing value by exceeding a predetermined range.
    Type: Application
    Filed: May 19, 2023
    Publication date: April 4, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Kyu KANG, Jieun SHIN, Ho-Cheol BANG, Haewon LEE
  • Patent number: 11948752
    Abstract: A ceramic electronic component includes a body including a dielectric layer and an internal electrode, and an external electrode disposed on the body and connected to the internal electrode. The dielectric layer includes a plurality of dielectric grains, and at least one of the plurality of dielectric grains has a core-dual shell structure having a core and a dual shell. The dual shell includes a first shell surrounding at least a portion of the core, and a second shell surrounding at least a portion of the first shell, and a concentration of a rare earth element included in the second shell is more than 1.3 times to less than 3.8 times a concentration of a rare earth element included in the first shell.
    Type: Grant
    Filed: December 21, 2022
    Date of Patent: April 2, 2024
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Sung Hyung Kang, Jong Hyun Cho, Ji Hong Jo, Hang Kyu Cho, Jae Shik Shim, Yong In Kim, Sang Roc Lee
  • Publication number: 20240105250
    Abstract: A semiconductor memory device includes a memory cell array including a plurality of memory cells and a control logic circuit configured to control the semiconductor memory device. The control logic circuit includes a mode register and a remaining lifetime calculating device configured to count usage metrics based on one or more of the following: a number of clock signals received from a memory controller, an amount of data transmitted or received to or from the memory controller, and/or a number of commands received from the memory controller. The remaining lifetime calculating device generates a remaining lifetime code representing a remaining lifetime of the semiconductor memory device based on the usage metrics, and stores the remaining lifetime code in the mode register.
    Type: Application
    Filed: December 5, 2023
    Publication date: March 28, 2024
    Inventors: SANG KYU KANG, JIEUN SHIN, HOCHEOL BANG, HAEWON LEE
  • Patent number: 11939334
    Abstract: The present disclosure relates to a novel PLK1 degradation inducing compound having a structure according to Formula I, a method for preparing the same, and the use thereof. The compounds of the present disclosure exhibit an effect of inducing PLK1 degradation. Therefore, the compounds of the present disclosure may be effectively utilized for preventing or treating PLK1-related diseases.
    Type: Grant
    Filed: August 10, 2022
    Date of Patent: March 26, 2024
    Assignee: UPPTHERA, INC.
    Inventors: Soo Hee Ryu, Im Suk Min, Han Kyu Lee, Seong Hoon Kim, Hye Guk Ryu, Keum Young Kang, Sang Youn Kim, So Hyun Chung, Jun Kyu Lee, Gibbeum Lee
  • Patent number: 11912710
    Abstract: The present disclosure relates to a novel PLK1 degradation inducing compound having a structure according to Formula I, a method for preparing the same, and the use thereof. The compounds of the present disclosure exhibit an effect of inducing PLK1 degradation. Therefore, the compounds of the present disclosure may be effectively utilized for preventing or treating PLK1-related diseases.
    Type: Grant
    Filed: August 10, 2022
    Date of Patent: February 27, 2024
    Assignee: UPPTHERA, INC.
    Inventors: Soo Hee Ryu, Im Suk Min, Han Kyu Lee, Seong Hoon Kim, Hye Guk Ryu, Keum Young Kang, Sang Youn Kim, So Hyun Chung, Jun Kyu Lee, Gibbeum Lee
  • Patent number: 11869569
    Abstract: A semiconductor memory device includes a mammy cell array including a plurality of memory cells and a control logic circuit configured to control the semiconductor memory device. The control logic circuit includes a mode register and a remaining lifetime calculating device configured to count usage metrics based on one or more of the following: a number of clock signals received from a memory controller, an amount of data transmitted or received to or from the memory controller, and/or a number of commands received from the memory controller. The remaining lifetime calculating device generates a remaining lifetime code representing a remaining lifetime of the semiconductor memory device based on the usage metrics, and stores the remaining lifetime code in the mode register.
    Type: Grant
    Filed: April 15, 2022
    Date of Patent: January 9, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang Kyu Kang, Jieun Shin, Hocheol Bang, Haewon Lee
  • Publication number: 20230081557
    Abstract: A semiconductor memory device includes a mammy cell array including a plurality of memory cells and a control logic circuit configured to control the semiconductor memory device, The control logic circuit includes a mode register and a remaining lifetime calculating device configured to count usage metrics based on one or more of the following: a number of clock signals received from a memory controller, an amount of data transmitted or received to or from the memory controller, and/or a number of commands received from the memory controller. The remaining lifetime calculating device generates a remaining lifetime code representing a remaining lifetime of the semiconductor memory device based on the usage metrics, and stores the remaining lifetime code in the mode register.
    Type: Application
    Filed: April 15, 2022
    Publication date: March 16, 2023
    Inventors: SANG KYU KANG, JIEUN SHIN, HOCHEOL BANG, HAEWON LEE
  • Patent number: 10559550
    Abstract: A memory device includes a first volatile memory chip that includes a first volatile memory cell array storing first data and that receives or outputs the first data at a first bandwidth, and a second volatile memory chip that includes a second volatile memory cell array storing second data and that receives or outputs the second data at a second bandwidth different from the first bandwidth.
    Type: Grant
    Filed: August 6, 2018
    Date of Patent: February 11, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jungbae Lee, Kwanghyun Kim, Sang-Kyu Kang, Do Kyun Kim, DongMin Kim, Ji Hyun Ahn
  • Patent number: 10501403
    Abstract: The present invention relates to a novel method for preparing (S)—N1-(2-aminoethyl)-3-(4-alkoxyphenyl)propane-1,2-diamine trihydrochloride.
    Type: Grant
    Filed: November 3, 2017
    Date of Patent: December 10, 2019
    Assignee: ST PHARM CO., LTD.
    Inventors: Yeong Hun Kim, Hyun Woo Baek, Hyeon Jin Lee, Sang Kyu Kang, Sun Ki Chang, Geun Jho Lim
  • Patent number: 10446765
    Abstract: The present specification relates to a novel hetero-cyclic compound, and an organic light emitting device using the same.
    Type: Grant
    Filed: June 30, 2015
    Date of Patent: October 15, 2019
    Assignee: HEESUNG MATERIAL LTD.
    Inventors: Jung-Hyun Lee, Su-Jin Jung, Sang-Kyu Kang, Kee-Yong Kim, Dong-Jun Kim, Jin-Seok Choi, Dae-Hyuk Choi, Sung-Jin Eum, Joo-Dong Lee
  • Publication number: 20190284126
    Abstract: The present invention relates to a novel method for preparing (S)—N1-(2-aminoethyl)-3-(4-alkoxyphenyl)propane-1,2-diamine trihydrochloride.
    Type: Application
    Filed: November 3, 2017
    Publication date: September 19, 2019
    Inventors: Yeong Hun KIM, Hyun Woo BAEK, Hyeon Jin LEE, Sang Kyu KANG, Sun Ki CHANG, Geun Jho LIM
  • Publication number: 20190206840
    Abstract: A memory device includes a first volatile memory chip that includes a first volatile memory cell array storing first data and that receives or outputs the first data at a first bandwidth, and a second volatile memory chip that includes a second volatile memory cell array storing second data and that receives or outputs the second data at a second bandwidth different from the first bandwidth.
    Type: Application
    Filed: August 6, 2018
    Publication date: July 4, 2019
    Inventors: JUNGBAE LEE, KWANGHYUN KIM, Sang-Kyu KANG, DO KYUN KIM, DongMin KIM, JI HYUN AHN
  • Patent number: 10267273
    Abstract: A variable intake system includes a pair of surge tanks connected in a communicating manner to a main intake pipe through a low speed communication pipe and a high speed communication pipe, a middle speed communication pipe for connecting the pair of surge tanks, and a noise reducing member integrally provided at the middle speed communication pipe to reduce noise.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: April 23, 2019
    Assignee: HYUNDAI MOTOR COMPANY
    Inventors: Sang Kyu Kang, Gue Hyun Jung, Teok Hyeong Cho, Woo Tae Kim, Youn Soo Im, Kwang Min Won, Seong Hyuk Kang
  • Patent number: 10186304
    Abstract: A memory device includes a first data buffer receiving data of a first frequency band or a second frequency band, a first clock buffer providing a clock signal of the first frequency band to the first data buffer when the first data buffer receives the data of the first frequency band and providing a clock signal of the second frequency band to the first data buffer when the first data buffer receives the data of the second frequency band, a second data buffer receiving the data of the first frequency band or the second frequency band and receiving the clock signal of the second frequency band from the first clock buffer in response to receiving the data of the second frequency band, and a second clock buffer providing the clock signal of the first frequency band to the second data buffer in a first frequency band operation.
    Type: Grant
    Filed: August 31, 2017
    Date of Patent: January 22, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sang-Kyu Kang
  • Patent number: 10109344
    Abstract: A semiconductor memory device includes a memory cell array including a plurality of bank arrays and a control logic circuit. The control logic circuit controls access to the memory cell array in response to a command and an address. A first number of memory cells are coupled to a bit-line of a first bank array of the plurality of bank arrays, a second number of memory cells are coupled to a bit-line of a second bank array of the plurality of bank arrays and the first number is different from the second number.
    Type: Grant
    Filed: December 23, 2016
    Date of Patent: October 23, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sang-Kyu Kang
  • Publication number: 20180082726
    Abstract: A memory device includes a first data buffer receiving data of a first frequency band or a second frequency band, a first clock buffer providing a clock signal of the first frequency band to the first data buffer when the first data buffer receives the data of the first frequency band and providing a clock signal of the second frequency band to the first data buffer when the first data buffer receives the data of the second frequency band, a second data buffer receiving the data of the first frequency band or the second frequency band and receiving the clock signal of the second frequency band from the first clock buffer in response to receiving the data of the second frequency band, and a second clock buffer providing the clock signal of the first frequency band to the second data buffer in a first frequency band operation.
    Type: Application
    Filed: August 31, 2017
    Publication date: March 22, 2018
    Inventor: SANG-KYU KANG
  • Patent number: 9905288
    Abstract: A semiconductor memory device includes a memory cell array and a control logic circuit. The control logic circuit controls access to the memory cell array based on a command and an address. The semiconductor memory device performs a write operation to write data in the memory cell array and performs a read operation to read data from the memory cell array in synchronization with a clock signal from an external memory controller. The semiconductor memory device performs the write operation and the read operation in different data strobe modes in which the semiconductor memory device uses different numbers of data strobe signals according to a frequency of the clock signal.
    Type: Grant
    Filed: February 17, 2017
    Date of Patent: February 27, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Woo Ryu, Sang-Kyu Kang
  • Publication number: 20170287546
    Abstract: A semiconductor memory device includes a memory cell array and a control logic circuit. The control logic circuit controls access to the memory cell array based on a command and an address. The semiconductor memory device performs a write operation to write data in the memory cell array and performs a read operation to read data from the memory cell array in synchronization with a clock signal from an external memory controller. The semiconductor memory device performs the write operation and the read operation in different data strobe modes in which the semiconductor memory device uses different numbers of data strobe signals according to a frequency of the clock signal.
    Type: Application
    Filed: February 17, 2017
    Publication date: October 5, 2017
    Inventors: SEUNG-WOO RYU, SANG-KYU KANG