Patents by Inventor Sathish K. Radhakrishnan

Sathish K. Radhakrishnan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7515504
    Abstract: A system and method are used to allow high speed communication between a circuit and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.
    Type: Grant
    Filed: January 4, 2008
    Date of Patent: April 7, 2009
    Assignee: Broadcom Corporation
    Inventors: Lionel J. D'Luna, Mark Chambers, Thomas Hughes, Kwang Y. Kim, Sathish K. Radhakrishnan
  • Patent number: 7333390
    Abstract: A system and method are used to allow high speed communication between a chip and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.
    Type: Grant
    Filed: November 28, 2005
    Date of Patent: February 19, 2008
    Assignee: Broadcom Corporation
    Inventors: Lionel J. D'Luna, Mark Chambers, Thomas Hughes, Kwang Y. Kim, Sathish K. Radhakrishnan
  • Patent number: 6975557
    Abstract: A system and method are used to allow high speed communication between a chip and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.
    Type: Grant
    Filed: April 27, 2004
    Date of Patent: December 13, 2005
    Assignee: Broadcom Corporation
    Inventors: Lionel J. D'Luna, Mark Chambers, Thomas Hughes, Kwang Y. Kim, Sathish K. Radhakrishnan