Patents by Inventor Sethuraman Lakshminarayanan

Sethuraman Lakshminarayanan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8542514
    Abstract: A memory structure and method to fabricate the same is described. The memory structure includes a first memory cell having a first pair of non-volatile portions. The memory structure also includes a second memory cell having a second pair of non-volatile portions. The first and second pairs of non-volatile portions are disposed in an inter-locking arrangement.
    Type: Grant
    Filed: September 30, 2008
    Date of Patent: September 24, 2013
    Assignee: Cypress Semiconductor Corporation
    Inventors: Sethuraman Lakshminarayanan, Myongseob Kim
  • Patent number: 8252640
    Abstract: A method of forming a semiconductor structure includes rapid thermal annealing of a gate stack on a semiconductor substrate at a temperature of at least 950° C., followed by forming source/drain regions in the semiconductor substrate.
    Type: Grant
    Filed: November 2, 2006
    Date of Patent: August 28, 2012
    Inventors: Ravindra M. Kapre, Sethuraman Lakshminarayanan
  • Patent number: 6998343
    Abstract: A method for forming damascene interconnect copper diffusion barrier layers includes implanting calcium into the sidewalls of the trenches and vias. The calcium implantation into dielectric layers, such as oxides, is used to prevent Cu diffusion into oxide, such as during an annealing process step. The improved barrier layers of the present invention help prevent delamination of the Cu from the dielectric.
    Type: Grant
    Filed: November 24, 2003
    Date of Patent: February 14, 2006
    Assignee: LSI Logic Corporation
    Inventors: Grace Sun, Vladimir Zubkov, William K. Barth, Sethuraman Lakshminarayanan, Sey-Shing Sun, Agajan Suvkhanov, Hao Cui
  • Patent number: 6815342
    Abstract: Low resistance interconnect lines and methods for fabricating them are described herein. IC fabrication processes are used to create interconnect lines of Al and Cu layers. The Cu layer is thinner than in the known art, but in combination with the Al layer, the aggregate Cu/Al resistance is lowered to a point where it is comparable to that of a very thick Cu layer, without the additional cost and yield problems caused by using a thicker Cu deposition. Fuses for memory repair can also be fabricated using the methods taught by the present invention with only small variations in the process.
    Type: Grant
    Filed: November 27, 2001
    Date of Patent: November 9, 2004
    Assignee: LSI Logic Corporation
    Inventors: Chuan-cheng Cheng, Sethuraman Lakshminarayanan, Peter J. Wright, Hong Ying