Patents by Inventor Shengquan E. Ou

Shengquan E. Ou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9698108
    Abstract: Techniques and mechanisms to mitigate contamination of redistribution layer structures disposed on a back side of a semiconductor substrate. In an embodiment, a microelectronics device includes a substrate and integrated circuitry variously formed in or on a front side of the substrate, where vias extend from the integrated circuitry to a back side of the substrate. A redistribution layer disposed on the back side includes a ring structure and a plurality of raised structures each extending from a recess portion that is surrounded by the ring structure. The ring structure and the plurality of raised structures provide contact surfaces for improved adhesion of dicing tape to the back side. In another embodiment, the plurality of raised structures includes dummification comprising dummy structures that are each electrically decoupled from any via extending through the substrate.
    Type: Grant
    Filed: December 23, 2015
    Date of Patent: July 4, 2017
    Assignee: Intel Corporation
    Inventors: Xavier F. Brun, Shweta Agrawal, Hao Wu, Mohit Mamodia, Shengquan E. Ou, Hualiang Shi
  • Publication number: 20170186707
    Abstract: Techniques and mechanisms to mitigate contamination of redistribution layer structures disposed on a back side of a semiconductor substrate. In an embodiment, a microelectronics device includes a substrate and integrated circuitry variously formed in or on a front side of the substrate, where vias extend from the integrated circuitry to a back side of the substrate. A redistribution layer disposed on the back side includes a ring structure and a plurality of raised structures each extending from a recess portion that is surrounded by the ring structure. The ring structure and the plurality of raised structures provide contact surfaces for improved adhesion of dicing tape to the back side. In another embodiment, the plurality of raised structures includes dummification comprising dummy structures that are each electrically decoupled from any via extending through the substrate.
    Type: Application
    Filed: December 23, 2015
    Publication date: June 29, 2017
    Inventors: Xavier F. BRUN, Shweta AGRAWAL, Hao WU, Mohit MAMODIA, Shengquan E. OU, Hualiang SHI
  • Patent number: 8970051
    Abstract: A method including forming a contact pad array on an integrated circuit substrate, the contact pad array including a first plurality of contact pads and a second plurality of contact pads, wherein an accessible area of each of the first plurality of contact pads is different than an accessible area of each of the second plurality of contact pads; and depositing solder on the accessible area of the contact pads. An apparatus including an integrated circuit substrate including a body having a nonplanar shape and a surface including a first plurality of contact pads and a second plurality of contact pads, wherein an accessible area of each of the first plurality of contact pads is different than an accessible area of each of the second plurality of contact pads.
    Type: Grant
    Filed: June 28, 2013
    Date of Patent: March 3, 2015
    Assignee: Intel Corporation
    Inventors: Hualiang Shi, Shengquan E. Ou, Sairam Agraharam, Tyler N. Osborn
  • Publication number: 20150001740
    Abstract: A method including forming a contact pad array on an integrated circuit substrate, the contact pad array including a first plurality of contact pads and a second plurality of contact pads, wherein an accessible area of each of the first plurality of contact pads is different than an accessible area of each of the second plurality of contact pads; and depositing solder on the accessible area of the contact pads. An apparatus including an integrated circuit substrate including a body having a nonplanar shape and a surface including a first plurality of contact pads and a second plurality of contact pads, wherein an accessible area of each of the first plurality of contact pads is different than an accessible area of each of the second plurality of contact pads.
    Type: Application
    Filed: June 28, 2013
    Publication date: January 1, 2015
    Inventors: Hualiang SHI, Shengquan E. OU, Sairam AGRAHARAM, Tyler N. OSBORN
  • Publication number: 20090020869
    Abstract: An interconnect joint comprises a substrate (110), a solder resist layer (120) over the substrate, a solder resist opening (130) (having a top surface (131)) in the solder resist layer, a solder material (140) in the solder resist opening, and an electrically conducting structure (150) having a portion that extends into the solder material below the top of the solder resist opening.
    Type: Application
    Filed: July 17, 2007
    Publication date: January 22, 2009
    Inventors: Qing Xue, Shengquan E. Ou, Sairam Agraharam