Patents by Inventor Shiang-Hung HUANG

Shiang-Hung HUANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240096753
    Abstract: The present disclosure provides a semiconductor device. The semiconductor device includes: a substrate having a device area and a peripheral area surrounding the device area; a via, disposed at the peripheral area and extending at least partially through the substrate; an insulating structure, disposed at the peripheral area, extending at least partially through the substrate and surrounding the via; and a doped region, disposed at the peripheral area, over or in the substrate and adjacent to the via.
    Type: Application
    Filed: January 18, 2023
    Publication date: March 21, 2024
    Inventors: Harry-Haklay Chuang, Shiang-Hung Huang, Hsin Fu Lin
  • Publication number: 20230010333
    Abstract: Various embodiments of the present disclosure are directed towards an integrated chip (IC). The IC comprises a substrate. A semiconductor device is disposed on the substrate. An interlayer dielectric (ILD) structure is disposed over the substrate and the semiconductor device. A first intermetal dielectric (IMD) structure is disposed over the substrate and the ILD structure. An opening is disposed in the first IMD structure, wherein the opening overlies at least a portion of the semiconductor device.
    Type: Application
    Filed: April 25, 2022
    Publication date: January 12, 2023
    Inventors: Harry-Hak-Lay Chuang, Hsin Fu Lin, Shiang-Hung Huang, Tsung-Hao Yeh
  • Publication number: 20220415879
    Abstract: Various embodiments of the present disclosure are directed towards an integrated chip. The integrated chip includes a well region disposed within a semiconductor substrate and comprises a first doping type. A gate electrode overlies the well region. A first contact region is disposed within the well region and comprises a second doping type opposite the first doping type. A second contact region is disposed within the semiconductor substrate and laterally offset from the well region. The second contact region comprises the first doping type and the gate electrode is disposed between the first contact region and the second contact region. A gate dielectric layer is disposed between the semiconductor substrate and the well region, where a thickness of the gate dielectric layer is greater than about 140 Angstroms.
    Type: Application
    Filed: February 9, 2022
    Publication date: December 29, 2022
    Inventors: Hsin Fu Lin, Shiang-Hung Huang, Tsung-Hao Yeh
  • Patent number: 11532701
    Abstract: A semiconductor isolation structure includes a handle layer, a buried insulation layer, a semiconductor layer, a deep trench isolation structure, and a heavy doping region. The buried insulation layer is disposed on the handle layer. The semiconductor layer is disposed on the buried insulation layer and has a doping type. The semiconductor layer has a functional area in which doped regions of a semiconductor device are to be formed. The deep trench isolation structure penetrates the semiconductor layer and the buried insulation layer, and surrounds the functional area. The heavy doping region is formed in the semiconductor layer, is disposed between the functional area and the deep trench isolation structure, and is surrounded by the deep trench isolation structure. The heavy doping region has the doping type. A doping concentration of the heavy doping region is higher than that of the semiconductor layer.
    Type: Grant
    Filed: March 11, 2021
    Date of Patent: December 20, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsin-Fu Lin, Tsung-Hao Yeh, Chien-Hung Liu, Shiang-Hung Huang, Chih-Wei Hung, Tung-Yang Lin, Ruey-Hsin Liu, Chih-Chang Cheng
  • Publication number: 20220293729
    Abstract: A field effect transistor contains a semiconductor material layer including a source-side doped well, a source region, and a drain region. A shallow trench isolation structure is embedded in the semiconductor material layer and extends between the source region and the drain region. Agate dielectric layer overlies the semiconductor material layer. A horizontally-extending portion of a gate electrode overlies the gate dielectric layer, and at least one downward-protruding portion of the gate electrode extends downward from a bottom surface of the horizontally-extending portion into an upper region of the shallow trench isolation structure. The gate electrode is vertically spaced from a bottom surface of the shallow trench isolation structure modifies electrical field in a semiconductor channel to reduce hot carrier injection.
    Type: Application
    Filed: September 10, 2021
    Publication date: September 15, 2022
    Inventors: HsinFu LIN, Tsung-Hao YEH, Shiang-Hung HUANG
  • Publication number: 20220293723
    Abstract: A semiconductor isolation structure includes a handle layer, a buried insulation layer, a semiconductor layer, a deep trench isolation structure, and a heavy doping region. The buried insulation layer is disposed on the handle layer. The semiconductor layer is disposed on the buried insulation layer and has a doping type. The semiconductor layer has a functional area in which doped regions of a semiconductor device are to be formed. The deep trench isolation structure penetrates the semiconductor layer and the buried insulation layer, and surrounds the functional area. The heavy doping region is formed in the semiconductor layer, is disposed between the functional area and the deep trench isolation structure, and is surrounded by the deep trench isolation structure. The heavy doping region has the doping type. A doping concentration of the heavy doping region is higher than that of the semiconductor layer.
    Type: Application
    Filed: March 11, 2021
    Publication date: September 15, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsin-Fu LIN, Tsung-Hao YEH, Chien-Hung LIU, Shiang-Hung HUANG, Chih-Wei HUNG, Tung-Yang LIN, Ruey-Hsin LIU, Chih-Chang CHENG