Patents by Inventor Shigeo Kuboki

Shigeo Kuboki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5999999
    Abstract: The communication control device allows a plurality of data items to be transferred to and from external devices, such as a CPU and a memory, via an external bus having a different data bus width in DMA (direct memory access) transfer mode. DMA transfer is controlled by the DMA controller provided in the communication control device. The DMA controller produces a signal indicating that a plurality of data items are continual.
    Type: Grant
    Filed: March 18, 1997
    Date of Patent: December 7, 1999
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd, Hitachi Haramachi Electronics Co., Ltd.
    Inventors: Yoshiaki Homitsu, Hiroshi Ichige, Shigeo Kuboki, Yoshiaki Ajima, Yoshinori Atsuwata, Isao Saitoh, Satoko Iwama, Takamasa Fujinaga
  • Patent number: 5682552
    Abstract: In a data communication adapter apparatus for a digital data communication connected between a signal transmission path for transmitting both receive data and transmit data, and a host processor unit for producing frame data to output the frame data therefrom, an internal host bus is newly employed in the data communication apparatus irrelevant to the employment of a CPU dedicated bus, and the transmission/reception data generated and interpreted by the host processor is transferred via the internal host bus, a bus interface, and a system data bus between a transmission memory or a reception memory and a buffer memory.
    Type: Grant
    Filed: May 24, 1994
    Date of Patent: October 28, 1997
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Shigeo Kuboki, Norihiko Sugimoto, Shunji Inada, Kazuhisa Inada, Tomoaki Aoki, Masahiro Ueno, Yasushi Nakamura, Eiki Kondoh, Toshihiko Tominaga
  • Patent number: 5600268
    Abstract: A high-speed operation, low-power consumption gate circuit structure comprises a combination of complementary field-effect-transistors and bipolar transistors and discharge means for discharging accumulated charges from these transistors when the field-effect-transistors and bipolar transistors are turned off.
    Type: Grant
    Filed: September 30, 1994
    Date of Patent: February 4, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Ikuro Masuda, Kazuo Kato, Takao Sasayama, Yoji Nishio, Shigeo Kuboki, Masahiro Iwamura
  • Patent number: 5378941
    Abstract: A high speed and low power consumption semiconductor integrated circuit device has a plurality of internal circuits each including circuit elements for performing a desired circuit operation, a plurality of input circuits for receiving external input signals and supplying the signals to the internal circuits and a plurality of output circuits for receiving the output signals from the internal circuits and supplying signals to an external circuit. Each of the internal circuits is primarily constructed by bipolar transistors and MOS transistors, and at least one of each of the input circuits and each of the output circuits is primarily constructed by bipolar transistors.
    Type: Grant
    Filed: November 30, 1992
    Date of Patent: January 3, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Yoji Nishio, Ikuro Masuda, Kazuo Kato, Shigeo Kuboki, Masahiro Iwamura
  • Patent number: 5239212
    Abstract: A high-speed operation, low-power consumption gate circuit structure comprises a combination of complementary field-effect-transistors and bipolar transistors and discharge means for discharging accumulated charges from these transistors when the field-effect-transistors and bipolar transistors are turned off.
    Type: Grant
    Filed: December 8, 1992
    Date of Patent: August 24, 1993
    Assignee: Hitachi, Ltd.
    Inventors: Ikuro Masuda, Kazuo Kato, Takao Sasayama, Yoji Nishio, Shigeo Kuboki, Masahiro Iwamura
  • Patent number: 5058114
    Abstract: In a program control apparatus with a program ROM which forms sequence control signals for executing various control actions according to specified conditions, a memory circuit is provided which is activated during a particular operation mode to successively store information corresponding to the external conditions and also information on times taken by the operation sequence of the program control apparatus.
    Type: Grant
    Filed: March 14, 1989
    Date of Patent: October 15, 1991
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Shigeo Kuboki, Norihiko Sugimoto, Syunji Inada, Masahiro Ueno, Takeshi Harakawa, Kazuhisa Inada, Toshihiko Tominaga, Yasushi Nakamura
  • Patent number: 5001366
    Abstract: A high-speed operation, low-space consumption gate circuit structure-comprises a combination of complementary field-effect-transistors and bipolar transistors and discharge means for discharging accumulated charges from these transistors when the field-effect-transistors and bipolar transistors are turned off.
    Type: Grant
    Filed: December 1, 1987
    Date of Patent: March 19, 1991
    Assignee: Hitachi, Ltd.
    Inventors: Ikuro Masuda, Kazuo Kato, Takao Sasayama, Yoji Nishio, Shigeo Kuboki
  • Patent number: 4890017
    Abstract: A high-speed operation, low-power consumption gate circuit structure comprises a combination of complementary field-effect-transistors and bipolar transistors and discharge means for discharging accumulated charges from these transistors when the field-effect-transistors and bipolar transistors are turned off.
    Type: Grant
    Filed: December 1, 1987
    Date of Patent: December 26, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Ikuro Masuda, Kazuo Kato, Takao Sasayama, Yoji Nishio, Shigeo Kuboki, Masahiro Iwamura
  • Patent number: 4829201
    Abstract: A high-speed operation, low-power consumption gate circuit structure comprises a combination of complementary field-effect-transistors and bipolar transistors and discharge means for discharging accumulated charges from these transistors when the field-effect-transistors and bipolar transistors are turned off.
    Type: Grant
    Filed: December 1, 1987
    Date of Patent: May 9, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Ikuro Masuda, Kazuo Kato, Takao Sasayama, Yoji Nishio, Shigeo Kuboki, Masahiro Iwamura
  • Patent number: 4719373
    Abstract: A high-speed operation, low-power consumption gate circuit structure comprises a combination of complementary field-effect-transistors and bipolar transistors and discharge means for discharging accumulated charges from these transistors when the field-effect-transistors and bipolar transistors are turned off.
    Type: Grant
    Filed: April 30, 1987
    Date of Patent: January 12, 1988
    Assignee: Hitachi, Ltd.
    Inventors: Ikuro Masuda, Kazuo Kato, Takao Sasayama, Yoji Nishio, Shigeo Kuboki, Masahiro Iwamura
  • Patent number: 4701922
    Abstract: An integrated circuit device comprises combinational circuits and sequential circuits. Each of the sequential circuits is provided with a (common) input control signal terminal for controlling the entry of main input terminal signals into the sequential circuit, a test data input/output terminal, a read/write signal terminal for controlling the transfer of the test data, and a latch circuit. The integrated circuit device is partitioned into sequential circuit groups, and combinational circuit groups used as partitioning test units, the main input/output terminal groups of which are connected with the sequential circuit groups through wiring layers. Test data are written into and read out from the sequential circuit groups under control of read/write signal lines through bus lines dedicated to testing. Thus, a higher fault-coverage ratio can be easily obtained with a smaller number of steps and a small test circuit area.
    Type: Grant
    Filed: August 26, 1985
    Date of Patent: October 20, 1987
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Shigeo Kuboki, Ikuro Masuda, Toshiaki Masuda, Terumine Hayashi
  • Patent number: 4617648
    Abstract: A semiconductor integrated circuit device provided with a flip-flop circuit including gates which are connected to each other so as to form a closed loop, is disclosed. The device includes: first means for generating a first write timing signal, a second write timing signal, a diagnosis control signal and diagnostic data which are all concerned with the flip-flop circuit, when the device is diagnosed to detect a fault therein; second means connected to the output side of the flip-flop circuit for making and breaking the closed loop of the gates in accordance with the first write timing signal; third means connected to the output side of the flip-flop circuit for supplying the diagnostic data to the flip-flop circuit in accordance with the second write timing signal; and fourth means connected to the input side of the flip-flop circuit for blocking a signal applied to the input side of the flip-flop circuit, in accordance with the diagnosis control signal.
    Type: Grant
    Filed: November 8, 1984
    Date of Patent: October 14, 1986
    Assignee: Hitachi, Ltd.
    Inventors: Shigeo Kuboki, Hideo Maejima, Ikuro Masuda
  • Patent number: 4589007
    Abstract: A semiconductor integrated circuit device is disclosed. A plurality of unit cells, each having at least a basic transistor device formed on one main surface of a semiconductor substrate, are arranged in a line to form a unit cell line. At least two of such unit cell lines are arranged adjacent to and in parallel with each other to form a basic cell line. A plurality of such basic cell lines are arranged in parallel with each other with a wiring region of a predetermined width being interleaved between adjacent basic cell lines.
    Type: Grant
    Filed: September 6, 1983
    Date of Patent: May 13, 1986
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Shigeo Kuboki, Mitsuhiro Ikeda, Akihiko Takano, Yoji Nishio, Ikuro Masuda
  • Patent number: 4527148
    Abstract: An A/D converter used with an A/D conversion system in which each of input analog signals applied thereto is amplified at a gain selected depending or the level of said each signal and subjected to A/D conversion. The A/D converter is arranged to select a desired one of predetermined gain select modes concerned with the selection of gain of the amplifier. Further, the A/D converter produces a reference analog signal of a level corresponding to the selected gain select mode and compares the input analog signal with the reference analog signal, thereby determining whether or not the gain of the amplifier is to be changed.
    Type: Grant
    Filed: October 28, 1982
    Date of Patent: July 2, 1985
    Assignee: Hitachi, Ltd.
    Inventors: Shigeo Kuboki, Kazuo Kato, Nobuaki Miyakawa
  • Patent number: 4523180
    Abstract: In an analog to digital converter of the type wherein an analog input voltage is compared, at a comparator with a known reference voltage selected based on a digital data produced from a control circuit, an updated digital data is generated based on a result of the comparison, and the above operation is repeated to perform digital conversion sequentially from higher bit to lower bit, there are provided two capacitors of capacitances at a predetermined ratio which is so determined as to reduce the number of serial resistors in a voltage generator circuit adapted to generate the reference voltage based on the digital data produced from the control circuit, and a voltage developing at a junction between the two capacitors is coupled to the input of the comparator, so that a change in voltage of the voltage generator circuit is reduced at a predetermined ratio in accordance with electric charge distributed on the two capacitors and is applied to the input of the comparator.
    Type: Grant
    Filed: June 26, 1981
    Date of Patent: June 11, 1985
    Assignee: Hitachi, Ltd.
    Inventors: Shigeo Kuboki, Kazuo Kato
  • Patent number: 4428051
    Abstract: A control apparatus for an internal combustion engine includes pulse converter blocks each comprising a register, a detection circuit for determining if the information content of the register has met a predetermined condition and an increment/decrement circuit for incrementing or decrementing the information content of the register. A block is provided for each of the output signals from a CPU, and the pulse converter blocks are driven by a common clock pulse so that the counting operations and the condition detecting operations of the blocks are effected in synchronism with the common clock pulse.
    Type: Grant
    Filed: November 5, 1980
    Date of Patent: January 24, 1984
    Assignee: Hitachi, Ltd.
    Inventors: Shigeo Kuboki, Takeshi Hirayama, Hideo Nakamura