Patents by Inventor Shin-Hyeok Han

Shin-Hyeok Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240159466
    Abstract: A heat treatment apparatus includes a furnace body, a roller inside the furnace body, a heater inside the furnace body, an upper and lower discharge pipes on the furnace body, and a lower supply pipe on the lower part of the furnace body. The furnace body includes areas having the upper and lower discharge pipes, the areas including a first area to an Nth area disposed sequentially along a second direction being a transport direction of each of the materials, a length of the first area in the second direction is shorter than lengths of the second area to the Nth area in the second direction, and in each of the first area to the Nth area, the upper discharge pipe and the lower supply pipe are not arranged in a straight line in a third direction being a height direction to be misaligned from each other.
    Type: Application
    Filed: August 17, 2023
    Publication date: May 16, 2024
    Inventors: Dong Ho HAN, Shin Ho LEE, Jin Hyeok LEE, Young Jin LIM, Tae Ho KANG, Sung Min KWON
  • Patent number: 7675091
    Abstract: Disclosed is a semiconductor wafer and method of fabricating the same. The semiconductor wafer is comprised of a semiconductor layer formed on an insulation layer on a base substrate. The semiconductor layer includes a surface region organized in a first crystallographic orientation, and another surface region organized in a second crystallographic orientation. The performance of a semiconductor device with unit elements that use charges, which are activated in high mobility to the crystallographic orientation, as carriers is enhanced. The semiconductor wafer is completed by forming the semiconductor layer with the second crystallographic orientation on the plane of the first crystallographic orientation, growing an epitaxial layer, forming the insulation layer on the epitaxial layer, and then bonding the insulation layer to the base substrate.
    Type: Grant
    Filed: August 8, 2006
    Date of Patent: March 9, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo Park, Kyoo-Chul Cho, Shin-Hyeok Han, Tae-Soo Kang
  • Patent number: 7372150
    Abstract: A semiconductor wafer including an identification indication is provided. The wafer includes a convex edge with an upper surface area and a lower surface area. The identification indication is in a marking region which is disposed on a lower side surface of the convex edge. The lower side surface has a wide region where the marking region is located. This wide region has a width that is wider than an upper side surface of the wafer and thus makes a cross-section of a side of the wafer asymmetrical. With the present invention, the entire top surface of the semiconductor wafer can be utilized for a semiconductor chip region and prevents manufacturing problems associated with the uneven nature of the identification indication when the identification is located on the top surface of the wafer.
    Type: Grant
    Filed: October 10, 2003
    Date of Patent: May 13, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sam-Jong Choi, Gi-Jung Kim, Kyoo-Chul Cho, Yeon-Sook Kim, Shin-Hyeok Han, Hoe-Sik Chung
  • Publication number: 20070034950
    Abstract: Disclosed is a semiconductor wafer and method of fabricating the same. The semiconductor wafer is comprised of a semiconductor layer formed on an insulation layer on a base substrate. The semiconductor layer includes a surface region organized in a first crystallographic orientation, and another surface region organized in a second crystallographic orientation. The performance of a semiconductor device with unit elements that use charges, which are activated in high mobility to the crystallographic orientation, as carriers is enhanced. The semiconductor wafer is completed by forming the semiconductor layer with the second crystallographic orientation on the plane of the first crystallographic orientation, growing an epitaxial layer, forming the insulation layer on the epitaxial layer, and then bonding the insulation layer to the base substrate.
    Type: Application
    Filed: August 8, 2006
    Publication date: February 15, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Soo PARK, Kyoo-Chul CHO, Shin-Hyeok HAN, Tae-Soo KANG
  • Publication number: 20040124502
    Abstract: A semiconductor wafer including an identification indication is provided. The wafer includes a convex edge with an upper surface area and a lower surface area. The identification indication is in a marking region which is disposed on a lower side surface of the convex edge. The lower side surface has a wide region where the marking region is located. This wide region has a width that is wider than an upper side surface of the wafer and thus makes a cross-section of a side of the wafer asymmetrical. With the present invention, the entire top surface of the semiconductor wafer can be utilized for a semiconductor chip region and prevents manufacturing problems associated with the uneven nature of the identification indication when the identification is located on the top surface of the wafer.
    Type: Application
    Filed: October 10, 2003
    Publication date: July 1, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sam-Jong Choi, Gi-Jung Kim, Kyoo-Chul Cho, Yeon-Sook Kim, Shin-Hyeok Han, Hoe-Sik Chung