Patents by Inventor Shota Ohtsubo

Shota Ohtsubo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6574150
    Abstract: A low power consumption type dynamic random access memory (DRAM) operable with reduced current consumption responsive to an external signal, without causing occurrence of malfunction during low current consumption. An input circuit for receiving signals, a memory array for holding data, and a peripheral circuit for controlling the memory array are driven by an internal voltage supplied by two groups of internal voltage receiving circuits, while an output circuit for outputting signals is driven by an external power supply. The two groups of internal voltage receiving circuits are deactivated in response to an externally provided power supply control signal, and the output circuit is controlled so as to be in a high impedance condition with voltage of the external power supply being applied thereto.
    Type: Grant
    Filed: June 21, 2002
    Date of Patent: June 3, 2003
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Junichi Suyama, Wataru Nagai, Akihiro Hirota, Shota Ohtsubo
  • Publication number: 20020163847
    Abstract: There provides a low power consumption type dynamic random access memory (DRAM) with reduced current consumption in the DRAM by a signal from outside and without causing occurrence of malfunction at times of low current consumption. An input circuit for receiving signals, a memory array for holding data, and a peripheral circuit for controlling the memory array are driven by an internal voltage supplied by two groups of internal voltage receiving circuits while an output circuit for outputting signals is driven by an external power supply. The two groups of internal voltage receiving circuits are deactivated in response to a power supply control signal CONT inputted from outside, and the output circuit is controlled so as to be in a high impedance condition with voltage of the external power supply being applied thereto.
    Type: Application
    Filed: June 21, 2002
    Publication date: November 7, 2002
    Inventors: Junichi Suyama, Wataru Nagai, Akihiro Hirota, Shota Ohtsubo
  • Patent number: 6438061
    Abstract: There provides a low power consumption type dynamic random access memory (DRAM) with reduced current consumption in the DRAM by a signal from outside and without causing occurrence of malfunction at times of low current consumption. An input circuit for receiving signals, a memory array for holding data, and a peripheral circuit for controlling the memory array are driven by an internal voltage supplied by two groups of internal voltage receiving circuits while an output circuit for outputting signals is driven by an external power supply. The two groups of internal voltage receiving circuits are deactivated in response to a power supply control signal CONT inputted from outside, and the output circuit is controlled so as to be in a high impedance condition with voltage of the external power supply being applied thereto.
    Type: Grant
    Filed: July 18, 2001
    Date of Patent: August 20, 2002
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Junichi Suyama, Wataru Nagai, Akihiro Hirota, Shota Ohtsubo
  • Publication number: 20020021612
    Abstract: There provides a low power consumption type dynamic random access memory (DRAM) with reduced current consumption in the DRAM by a signal from outside and without causing occurrence of malfunction at times of low current consumption. An input circuit for receiving signals, a memory array for holding data, and a peripheral circuit for controlling the memory array are driven by an internal voltage supplied by two groups of internal voltage receiving circuits while an output circuit for outputting signals is driven by an external power supply. The two groups of internal voltage receiving circuits are deactivated in response to a power supply control signal CONT inputted from outside, and the output circuit is controlled so as to be in a high impedance condition with voltage of the external power supply being applied thereto.
    Type: Application
    Filed: July 18, 2001
    Publication date: February 21, 2002
    Inventors: Junichi Suyama, Wataru Nagai, Akihiro Hirota, Shota Ohtsubo