Patents by Inventor Shouji Miyahara

Shouji Miyahara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7629644
    Abstract: An interlayer dielectric film is completely buried in a trench, and failures caused by step coverage is prevented because a source electrode can be formed substantially uniformly on an upper portion of a gate electrode. Also, in the processes of forming a source region, a body region and an interlayer dielectric film, only one mask is necessary so that the device size is reduced to account for placement error of only one mask alignment.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: December 8, 2009
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Masahito Onda, Hirotoshi Kubo, Shouji Miyahara, Hiroyasu Ishida, Hiroaki Saito
  • Patent number: 7439137
    Abstract: In a MOSFET, after an element region is formed, a wiring layer is formed subsequently to a barrier metal layer, and hydrogen annealing is performed. However, in the case of an n-channel MOSFET, a threshold voltage is lowered due to an occlusion characteristic of the barrier metal layer. Thus, an increased impurity concentration in a channel layer causes a problem that reduction in an on-resistance is inhibited. According to the present invention, after a barrier metal layer is formed, an opening is provided in the barrier metal layer on an interlayer insulating film, and hydrogen annealing treatment is performed after a wiring layer is formed. Thus, an amount of hydrogen which reaches a substrate is further increased, and lowering of a threshold voltage is suppressed. Moreover, since an impurity concentration in a channel layer can be lowered, an on-resistance is reduced.
    Type: Grant
    Filed: May 6, 2005
    Date of Patent: October 21, 2008
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Hiroyasu Ishida, Hirotoshi Kubo, Shouji Miyahara, Masato Onda
  • Patent number: 7230300
    Abstract: Conventional power MOSFETs enables prevention of an inversion in a surrounding region surrounding the outer periphery of an element region by a wide annular layer and a wide sealed metal. Since, resultantly, the area of the surrounding region is large, increase in the element region has been restrained. A semiconductor device is hereby provided which has an inversion prevention region containing an MIS (MOS) structure. The width of polysilicon for the inversion prevention region is large enough to prevent an inversion since the area of an oxide film can be increased by the depth of the trench. By this, leakage current can be reduced even though the area of the region surrounding the outer periphery of the element region is not enlarged. In addition, since the element region is enlarged, on-state resistance of the MOSFET can be reduced.
    Type: Grant
    Filed: August 31, 2004
    Date of Patent: June 12, 2007
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Masahito Onda, Hirotoshi Kubo, Shouji Miyahara, Hiroyasu Ishida
  • Publication number: 20060180836
    Abstract: In the present invention, in a pattern in which gate electrodes are provided in a stripe shape and source regions are provided in a ladder shape, body regions are provided in a stripe shape parallel to the gate electrodes. A first body region is exposed to a surface of a channel layer between first source regions adjacent to the gate electrode, and a second body region is provided below a second source region which connects the first source regions to each other. Thus, avalanche resistance can be improved. Moreover, since a mask for forming the body region is no longer required, there is a margin in accuracy of alignment.
    Type: Application
    Filed: February 16, 2006
    Publication date: August 17, 2006
    Applicant: SANYO ELECTRIC CO., LTD.
    Inventors: Hiroyasu Ishida, Makoto Oikawa, Kikuo Okada, Shouji Miyahara, Naohiro Ochiai, Kazunari Kushiyama
  • Patent number: 6967139
    Abstract: In a conventional power MOSFET, an electric field concentration occurs at a gate electrode bottom portion on the outermost periphery of an operating area, thereby causing a deterioration in high voltage strength between the drain and the source, or between the collector and emitter. In this invention, a trench at the outermost periphery of an operating area is shallower than trenches of the operating area. Thereby, the electric field concentration at the gate electrode bottom portion on the outermost periphery of the operating area is relieved, and a deterioration in high voltage strength between the drain and source is suppressed. Furthermore, by narrowing the outermost peripheral trench aperture portion, trenches different in depth can be formed by an identical step.
    Type: Grant
    Filed: July 19, 2004
    Date of Patent: November 22, 2005
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Makoto Oikawa, Hiroki Etou, Hirotoshi Kubo, Shouji Miyahara
  • Publication number: 20050255706
    Abstract: In a MOSFET, after an element region is formed, a wiring layer is formed subsequently to a barrier metal layer, and hydrogen annealing is performed. However, in the case of an n-channel MOSFET, a threshold voltage is lowered due to an occlusion characteristic of the barrier metal layer. Thus, an increased impurity concentration in a channel layer causes a problem that reduction in an on-resistance is inhibited. According to the present invention, after a barrier metal layer is formed, an opening is provided in the barrier metal layer on an interlayer insulating film, and hydrogen annealing treatment is performed after a wiring layer is formed. Thus, an amount of hydrogen which reaches a substrate is further increased, and lowering of a threshold voltage is suppressed. Moreover, since an impurity concentration in a channel layer can be lowered, an on-resistance is reduced.
    Type: Application
    Filed: May 6, 2005
    Publication date: November 17, 2005
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Hiroyasu Ishida, Hirotoshi Kubo, Shouji Miyahara, Masato Onda
  • Publication number: 20050167748
    Abstract: An interlayer dielectric film is completely buried in a trench, and failures caused by step coverage is prevented because a source electrode can be formed substantially uniformly on an upper portion of a gate electrode. Also, in the processes of forming a source region, a body region and an interlayer dielectric film, only one mask is necessary so that the device size is reduced to account for placement error of only one mask alignment.
    Type: Application
    Filed: December 29, 2004
    Publication date: August 4, 2005
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Masahito Onda, Hirotoshi Kubo, Shouji Miyahara, Hiroyasu Ishida, Hiroaki Saito
  • Publication number: 20050073004
    Abstract: Conventional power MOSFETs enables prevention of an inversion in a surrounding region surrounding the outer periphery of an element region by a wide annular layer and a wide sealed metal. Since, resultantly, the area of the surrounding region is large, increase in the element region has been restrained. A semiconductor device is hereby provided which has an inversion prevention region containing an MIS (MOS) structure. The width of polysilicon for the inversion prevention region is large enough to prevent an inversion since the area of an oxide film can be increased by the depth of the trench. By this, leakage current can be reduced even though the area of the region surrounding the outer periphery of the element region is not enlarged. In addition, since the element region is enlarged, on-state resistance of the MOSFET can be reduced.
    Type: Application
    Filed: August 31, 2004
    Publication date: April 7, 2005
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Masahito Onda, Hirotoshi Kubo, Shouji Miyahara, Hiroyasu Ishida
  • Publication number: 20040256667
    Abstract: In a conventional power MOSFET, an electric field concentration occurs at a gate electrode bottom portion on the outermost periphery of an operating area, thereby causing a deterioration in high voltage strength between the drain and the source, or between the collector and emitter. In this invention, a trench at the outermost periphery of an operating area is shallower than trenches of the operating area. Thereby, the electric field concentration at the gate electrode bottom portion on the outermost periphery of the operating area is relieved, and a deterioration in high voltage strength between the drain and source is suppressed. Furthermore, by narrowing the outermost peripheral trench aperture portion, trenches different in depth can be formed by an identical step.
    Type: Application
    Filed: July 19, 2004
    Publication date: December 23, 2004
    Inventors: Makoto Oikawa, Hiroki Etou, Hirotoshi Kubo, Shouji Miyahara
  • Patent number: 6828626
    Abstract: In a conventional power MOSFET, an electric field concentration occurs at a gate electrode bottom portion on the outermost periphery of an operating area, thereby causing a deterioration in high voltage strength between the drain and the source, or between the collector and emitter. In this invention, a trench at the outermost periphery of an operating area is shallower than trenches of the operating area. Thereby, the electric field concentration at the gate electrode bottom portion on the outermost periphery of the operating area is relieved, and a deterioration in high voltage strength between the drain and source is suppressed. Furthermore, by narrowing the outermost peripheral trench aperture portion, trenches different in depth can be formed by an identical step.
    Type: Grant
    Filed: September 25, 2002
    Date of Patent: December 7, 2004
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Makoto Oikawa, Hiroki Etou, Hirotoshi Kubo, Shouji Miyahara
  • Publication number: 20030080379
    Abstract: In a conventional power MOSFET, an electric field concentration occurs at a gate electrode bottom portion on the outermost periphery of an operating area, thereby causing a deterioration in high voltage strength between the drain and the source, or between the collector and emitter. In this invention, a trench at the outermost periphery of an operating area is shallower than trenches of the operating area. Thereby, the electric field concentration at the gate electrode bottom portion on the outermost periphery of the operating area is relieved, and a deterioration in high voltage strength between the drain and source is suppressed. Furthermore, by narrowing the outermost peripheral trench aperture portion, trenches different in depth can be formed by an identical step.
    Type: Application
    Filed: September 25, 2002
    Publication date: May 1, 2003
    Inventors: Makoto Oikawa, Hiroki Etou, Hirotoshi Kubo, Shouji Miyahara