Patents by Inventor Simone Rehm

Simone Rehm has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140229782
    Abstract: Embodiments of the present invention provide an automatic test equipment. The automatic test equipment is configured to receive an input signal from a device under test and to write an information describing the input signal to a memory. The automatic test equipment is further configured to read the information describing the input signal from the memory and to provide an output signal for the device under test based on the information describing the input signal read from the memory.
    Type: Application
    Filed: April 22, 2014
    Publication date: August 14, 2014
    Inventors: Jochen Rueter, Simone Rehm, Joerg-Walter Mohr, Frank Hensel
  • Patent number: 6442041
    Abstract: Disclosed is a multilayer electronics packaging structure, especially for use in a multi chip module. By forming an overlap of signal conductors by the respective mesh conductors, an improved shielding effect is achieved and coupling between signal conductors is reduced. By increasing the via punch pitch such that multiple wiring channels are formed between adjacent vias, wirability is improved and the number of signal distribution layers may be reduced. The new structure thus shows improved electrical properties over the state-of-the-art structures, combined with a cost reduction of about 35%.
    Type: Grant
    Filed: December 19, 2000
    Date of Patent: August 27, 2002
    Assignee: International Business Machines Corporation
    Inventors: Simone Rehm, Bernd Garden, Erich Klink, Gisbert Thomke, William F. Shutler
  • Patent number: 6437252
    Abstract: Described is a method for minimizing switching noise in the high- and mid-frequency range on printed circuit cards or boards by means of a plurality of surface mounted decoupling capacitors. A novel configuration and implementation of capacitor pads including the connecting vias is also presented. As a result the parasitic inductance of the pads and vias can be significantly reduced. Thus the effectiveness of the decoupling capacitors in the mid and high frequency range can be increased, the voltage drop can be reduced and the system performance can be increased. Several design rules for the new pad via configuration lead to the significant reduction of the parasitic inductance. The proposal is especially important for high integrated system designs on boards and cards combined with increased cycle times.
    Type: Grant
    Filed: December 19, 2000
    Date of Patent: August 20, 2002
    Assignee: International Business Machines Corporation
    Inventors: Simone Rehm, Roland Frech, Erich Klink, Helmut Virag, Thomas-Michael Winkel, Wiren Becker, Bruce Chamberlin, Wai Ma
  • Publication number: 20010046125
    Abstract: Disclosed is a multilayer electronics packaging structure, especially for use in a multi chip module. By forming an overlap of signal conductors by the respective mesh conductors, an improved shielding effect is achieved and coupling between signal conductors is reduced. By increasing the via punch pitch such that multiple wiring channels are formed between adjacent vias, wirability is improved and the number of signal distribution layers may be reduced. The new structure thus shows improved electrical properties over the state-of-the-art structures, combined with a cost reduction of about 35%.
    Type: Application
    Filed: December 19, 2000
    Publication date: November 29, 2001
    Applicant: International Business Machines Corporation
    Inventors: Simone Rehm, Bernd Garben, Erich Klink, Gisbert Thomke, William F. Shutler
  • Publication number: 20010004942
    Abstract: Described is a method for minimizing switching noise in the high- and mid-frequency range on printed circuit cards or boards by means of a plurality of surface mounted decoupling capacitors. A novel configuration and implementation of capacitor pads including the connecting vias is also presented. As a result the parasitic inductance of the pads and vias can be significantly reduced. Thus the effectiveness of the decoupling capacitors in the mid and high frequency range can be increased, the voltage drop can be reduced and the system performance can be increased. Several design rules for the new pad via configuration lead to the significant reduction of the parasitic inductance. The proposal is especially important for high integrated system designs on boards and cards combined with increased cycle times.
    Type: Application
    Filed: December 19, 2000
    Publication date: June 28, 2001
    Inventors: Simone Rehm, Roland Frech, Erich Klink, Helmut Virag, Thomas-Michael Winkel, Wiren Becker, Bruce Chamberlin, Wai Ma