Patents by Inventor Sohei Manabe

Sohei Manabe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9007504
    Abstract: Circuitry to reduce signal noise characteristics in an image sensor. In an embodiment, a bit trace line segment is located between neighboring respective segments of a source follower power trace and an additional trace which is to remain at a first voltage level during a pixel cell readout time period. In another embodiment, for each such trace segment, a smallest separation between the trace segment and the respective neighboring other one of such trace segments is substantially equal to or less than some maximum length to provide for parasitic capacitance between the bit line trace and one or more other traces.
    Type: Grant
    Filed: April 6, 2012
    Date of Patent: April 14, 2015
    Assignee: OmniVision Technologies, Inc.
    Inventors: Sohei Manabe, Jeong-Ho Lyu
  • Publication number: 20150076330
    Abstract: A CMOS photodiode device for use in a dual-sensitivity imaging pixel contains at least two areas of differential doping. Transistors are provided in electrical contact with these areas to govern operation of signals emanating from the photodiode on two channels, each associated with a different sensitivity to light. A plurality of such photodiodes may be incorporate into a shared arrangement forming a single pixel, in order to enhance the signals.
    Type: Application
    Filed: September 17, 2013
    Publication date: March 19, 2015
    Applicant: OmniVision Technologies, Inc.
    Inventors: Jeong-Ho Lyu, Sohei Manabe
  • Publication number: 20150048427
    Abstract: A pixel cell includes a photodiode disposed in an epitaxial layer in a first region of semiconductor material. A floating diffusion is disposed in a well region disposed in the epitaxial layer in the first region. A transfer transistor is disposed in the first region and coupled between the photodiode and the floating diffusion to selectively transfer image charge from the photodiode to the floating diffusion. A deep trench isolation (DTI) structure lined with a dielectric layer inside the DTI structure is disposed in the semiconductor material isolates the first region on one side of the DTI structure from a second region of the semiconductor material on an other side of the DTI structure. Doped semiconductor material inside the DTI structure is selectively coupled to a readout pulse voltage in response to the transfer transistor selectively transferring the image charge from the photodiode to the floating diffusion.
    Type: Application
    Filed: August 15, 2013
    Publication date: February 19, 2015
    Applicant: Omnivision Technologies, Inc.
    Inventors: Sing-Chung Hu, Rongsheng Yang, Gang Chen, Howard E. Rhodes, Sohei Manabe, Hsin-Chih Tai
  • Publication number: 20140299925
    Abstract: Techniques and mechanisms to improve potential well characteristics in a pixel cell. In an embodiment, a coupling portion of a pixel cell couples a reset transistor of the pixel cell to a floating diffusion node of the pixel cell, the reset transistor to reset a voltage of the floating diffusion node. In another embodiment, the pixel cell includes a shield line which extends athwart the coupling portion, where the shield line is to reduce a parasitic capacitance of the reset transistor to the floating diffusion node.
    Type: Application
    Filed: April 8, 2013
    Publication date: October 9, 2014
    Applicant: OmniVision Technologies, Inc.
    Inventor: Sohei Manabe
  • Patent number: 8817154
    Abstract: An image sensor pixel includes a photosensitive region and pixel circuitry. The photosensitive region accumulates an image charge in response to light incident upon the image sensor. The pixel circuitry includes a transfer-storage transistor, a charge-storage area, an output transistor, and a floating diffusion region. The transfer-storage transistor is coupled between the photosensitive region and the charge-storage area. The output transistor has a channel coupled between the charge-storage area and the floating diffusion region and has a gate tied to a fixed voltage potential. The transfer-storage transistor causes the image charge to transfer from the photosensitive region to the charge-storage area and to transfer from the charge-storage area to the floating diffusion region.
    Type: Grant
    Filed: August 30, 2012
    Date of Patent: August 26, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventors: Sohei Manabe, Jeong-Ho Lyu
  • Patent number: 8804021
    Abstract: Techniques and mechanisms for improving full well capacity for pixel structures in an image sensor. In an embodiment, a first pixel structure of the image sensor includes an implant region, where a skew of the implant region corresponds to an implant angle, and a second pixel structure of the image sensor includes a transfer gate. In another embodiment, an offset of the implant region of the first pixel structure from the transfer gate of the second pixel structure corresponds to the implant angle.
    Type: Grant
    Filed: November 3, 2011
    Date of Patent: August 12, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventors: Sohei Manabe, Keh-Chiang Ku, Vincent Venezia, Hsin-Chih Tai, Duli Mao, Howard E. Rhodes
  • Patent number: 8742311
    Abstract: A backside illuminated pixel array having a buried channel source follower of a pixel cell which is coupled to output an analog signal directly to a bitline as image data. In one embodiment, the buried channel source follower of a pixel cell is coupled to a source follower power line having a line impedance which is less than that of one or more other signal lines for operating that same pixel cell. In another embodiment, a source follower power line has a line impedance which is less than at least one of a line impedance of a transfer signal line or a line impedance of a reset signal line.
    Type: Grant
    Filed: February 27, 2012
    Date of Patent: June 3, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventor: Sohei Manabe
  • Patent number: 8716768
    Abstract: A device includes a transistor including a source and a drain disposed in a substrate and a gate disposed above the substrate. The gate includes a first longitudinal member disposed above the source and the drain and running substantially parallel to a channel of the transistor. The first longitudinal member is disposed over a first junction isolation area. The gate also includes a second longitudinal member disposed above the source and the drain and running substantially parallel to the channel of the transistor. The second longitudinal member is disposed over a second junction isolation region. The gate also includes a cross member running substantially perpendicular to the channel of the transistor and connecting the first longitudinal member to the second longitudinal member. The cross member is disposed above and between the source and the drain.
    Type: Grant
    Filed: October 20, 2011
    Date of Patent: May 6, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventors: Jeong-Ho Lyu, Sohei Manabe
  • Patent number: 8686477
    Abstract: Pixel array structures to provide a ground contact for a CMOS pixel cell. In an embodiment, an active area of a pixel cell includes a photodiode disposed in a first portion of an active area, where a second portion of the active area extends from a side of the first portion. The second portion includes a doped region to provide a ground contact for the active area. In another embodiment, the pixel cell includes a transistor to transfer the charge from the photodiode, where a gate of the transistor is adjacent to the second portion and overlaps the side of the first portion.
    Type: Grant
    Filed: July 25, 2012
    Date of Patent: April 1, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventors: Sohei Manabe, Jeong-Ho Lyu
  • Publication number: 20140063304
    Abstract: An image sensor pixel includes a photosensitive region and pixel circuitry. The photosensitive region accumulates an image charge in response to light incident upon the image sensor. The pixel circuitry includes a transfer-storage transistor, a charge-storage area, an output transistor, and a floating diffusion region. The transfer-storage transistor is coupled between the photosensitive region and the charge-storage area. The output transistor has a channel coupled between the charge-storage area and the floating diffusion region and has a gate tied to a fixed voltage potential. The transfer-storage transistor causes the image charge to transfer from the photosensitive region to the charge-storage area and to transfer from the charge-storage area to the floating diffusion region.
    Type: Application
    Filed: August 30, 2012
    Publication date: March 6, 2014
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Sohei Manabe, Jeong-Ho Lyu
  • Patent number: 8642374
    Abstract: An image sensor is described in which the imaging pixels have reduced noise by blocking nitridation in selected areas. In one example, a method includes forming a first and second gate oxide layer over a substrate, forming a layer of photoresist over the first gate oxide layer, applying nitridation to the photoresist and the second gate oxide layer such that the first gate oxide layer is protected from the nitridation by the photoresist, and forming a polysilicon gate over the first and second gate oxide layers.
    Type: Grant
    Filed: September 7, 2011
    Date of Patent: February 4, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventors: Jeong-Ho Lyu, Sohei Manabe, Howard Rhodes
  • Publication number: 20140027827
    Abstract: Pixel array structures to provide a ground contact for a CMOS pixel cell. In an embodiment, an active area of a pixel cell includes a photodiode disposed in a first portion of an active area, where a second portion of the active area extends from a side of the first portion. The second portion includes a doped region to provide a ground contact for the active area. In another embodiment, the pixel cell includes a transistor to transfer the charge from the photodiode, where a gate of the transistor is adjacent to the second portion and overlaps the side of the first portion.
    Type: Application
    Filed: July 25, 2012
    Publication date: January 30, 2014
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Sohei Manabe, Jeong-Ho Lyu
  • Publication number: 20130265472
    Abstract: Circuitry to reduce signal noise characteristics in an image sensor. In an embodiment, a bit trace line segment is located between neighboring respective segments of a source follower power trace and an additional trace which is to remain at a first voltage level during a pixel cell readout time period. In another embodiment, for each such trace segment, a smallest separation between the trace segment and the respective neighboring other one of such trace segments is substantially equal to or less than some maximum length to provide for parasitic capacitance between the bit line trace and one or more other traces.
    Type: Application
    Filed: April 6, 2012
    Publication date: October 10, 2013
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Sohei Manabe, Jeong-Ho Lyu
  • Publication number: 20130221194
    Abstract: A backside illuminated pixel array having a buried channel source follower of a pixel cell which is coupled to output an analog signal directly to a bitline as image data. In one embodiment, the buried channel source follower of a pixel cell is coupled to a source follower power line having a line impedance which is less than that of one or more other signal lines for operating that same pixel cell. In another embodiment, a source follower power line has a line impedance which is less than at least one of a line impedance of a transfer signal line or a line impedance of a reset signal line.
    Type: Application
    Filed: February 27, 2012
    Publication date: August 29, 2013
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventor: Sohei Manabe
  • Patent number: 8461660
    Abstract: Techniques and mechanisms to improve potential well characteristics in a pixel cell. In an embodiment, a coupling portion of a pixel cell couples a reset transistor of the pixel cell to a floating diffusion node of the pixel cell, the reset transistor to reset a voltage of the floating diffusion node. In another embodiment, the pixel cell includes a shield line which extends athwart the coupling portion, where the shield line is to reduce a parasitic capacitance of the reset transistor to the floating diffusion node.
    Type: Grant
    Filed: September 30, 2011
    Date of Patent: June 11, 2013
    Assignee: Omnivision Technologies, Inc.
    Inventor: Sohei Manabe
  • Publication number: 20130113969
    Abstract: Techniques and mechanisms for improving full well capacity for pixel structures in an image sensor. In an embodiment, a first pixel structure of the image sensor includes an implant region, where a skew of the implant region corresponds to an implant angle, and a second pixel structure of the image sensor includes a transfer gate. In another embodiment, an offset of the implant region of the first pixel structure from the transfer gate of the second pixel structure corresponds to the implant angle.
    Type: Application
    Filed: November 3, 2011
    Publication date: May 9, 2013
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Sohei Manabe, Keh-Chiang Ku, Vincent Venezia, Hsi-Chih Tai, Duli Mao, Howard E. Rhodes
  • Publication number: 20130099296
    Abstract: A device includes a transistor including a source and a drain disposed in a substrate and a gate disposed above the substrate. The gate includes a first longitudinal member disposed above the source and the drain and running substantially parallel to a channel of the transistor. The first longitudinal member is disposed over a first junction isolation area. The gate also includes a second longitudinal member disposed above the source and the drain and running substantially parallel to the channel of the transistor. The second longitudinal member is disposed over a second junction isolation region. The gate also includes a cross member running substantially perpendicular to the channel of the transistor and connecting the first longitudinal member to the second longitudinal member. The cross member is disposed above and between the source and the drain.
    Type: Application
    Filed: October 20, 2011
    Publication date: April 25, 2013
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Jeong-Ho Lyu, Sohei Manabe
  • Patent number: 8426796
    Abstract: An image sensor includes a pixel array, a bit line, a supplemental capacitance node line, and a control circuit. The pixel array includes a plurality of pixel cells each including a floating diffusion (“FD”) node and a photosensitive element coupled to selectively transfer image charge to the FD node. The bit line is coupled to selectively conduct image data output from a first group of the pixel cells. The supplemental capacitance node line is coupled to the FD node of a second group of the pixel cells different from the first group. The control circuit is coupled to the supplemental capacitance node line to selectively increase the potential at the FD node of each of the pixel cells of the second group by selectively asserting a FD boost signal on the supplemental capacitance node line.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: April 23, 2013
    Assignee: OmniVision Technologies, Inc.
    Inventors: Duli Mao, Hsin-Chih Tai, Vincent Venezia, Howard E. Rhodes, Sohei Manabe
  • Patent number: 8415727
    Abstract: Embodiments of a process comprising forming a pixel on a front side of a substrate, thinning the substrate, depositing a doped silicon layer on a backside of the thinned substrate, and diffusing a dopant from the doped silicon layer into the substrate. Embodiments of an apparatus comprising a pixel formed on a front side of a thinned substrate, a doped silicon layer formed on a backside of the thinned substrate, and a region in the thinned substrate, and near the backside, where a dopant has diffused from the doped silicon layer into the thinned substrate. Other embodiments are disclosed and claimed.
    Type: Grant
    Filed: August 4, 2011
    Date of Patent: April 9, 2013
    Assignee: OmniVision Technologies, Inc.
    Inventor: Sohei Manabe
  • Publication number: 20130082313
    Abstract: Techniques and mechanisms to improve potential well characteristics in a pixel cell. In an embodiment, a coupling portion of a pixel cell couples a reset transistor of the pixel cell to a floating diffusion node of the pixel cell, the reset transistor to reset a voltage of the floating diffusion node. In another embodiment, the pixel cell includes a shield line which extends athwart the coupling portion, where the shield line is to reduce a parasitic capacitance of the reset transistor to the floating diffusion node.
    Type: Application
    Filed: September 30, 2011
    Publication date: April 4, 2013
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventor: Sohei Manabe