Patents by Inventor Steven Emerson

Steven Emerson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7534037
    Abstract: Methods and apparatus are provided through which mechanical members associated with a moving subsystem on a mobile X-ray medical imaging system are accelerated and decelerated using triangular acceleration and deceleration pulses having pulse widths that do not provide excitation energy that will cause unwanted vibrations in the members.
    Type: Grant
    Filed: October 28, 2006
    Date of Patent: May 19, 2009
    Assignee: General Electric Company
    Inventor: Steven Emerson Curtis
  • Publication number: 20080101547
    Abstract: Methods and apparatus are provided through which mechanical members associated with a moving subsystem on a mobile X-ray medical imaging system are accelerated and decelerated using triangular acceleration and deceleration pulses having pulse widths that do not provide excitation energy that will cause unwanted vibrations in the members.
    Type: Application
    Filed: October 28, 2006
    Publication date: May 1, 2008
    Applicant: General Electric Company
    Inventor: Steven Emerson Curtis
  • Patent number: 7340700
    Abstract: A system for RTL test insertion in an integrated circuit layout pattern includes a core module, a test wrapper, and a smart wrapper. The core module describes a function defined by logical elements, interconnections between logical elements, input pins and output pins. The test wrapper is adapted to encapsulate the core module and to create test pins representing the core module. The smart wrapper is adapted to encapsulate the test wrapper and to assign the test pins to a non-asserted state. The smart wrapper is adapted to place an assertion on one or more of the test pins for static or dynamic testing of the integrated circuit layout pattern.
    Type: Grant
    Filed: May 27, 2005
    Date of Patent: March 4, 2008
    Assignee: LSI Logic Corporation
    Inventors: Steven Emerson, Jonathan Byrn, Donald Gabrielson, Gary Lippert
  • Publication number: 20060271904
    Abstract: A system for RTL test insertion in an integrated circuit layout pattern includes a core module, a test wrapper, and a smart wrapper. The core module describes a function defined by logical elements, interconnections between logical elements, input pins and output pins. The test wrapper is adapted to encapsulate the core module and to create test pins representing the core module. The smart wrapper is adapted to encapsulate the test wrapper and to assign the test pins to a non-asserted state. The smart wrapper is adapted to place an assertion on one or more of the test pins for static or dynamic testing of the integrated circuit layout pattern.
    Type: Application
    Filed: May 27, 2005
    Publication date: November 30, 2006
    Applicant: LSI Logic Corporation
    Inventors: Steven Emerson, Jonathan Byrn, Donald Gabrielson, Gary Lippert
  • Publication number: 20060190658
    Abstract: A system comprising a plurality of controller circuits, a plurality of line buffer circuits and an arbiter. The plurality of control circuits may each be configured to store data. The plurality of line buffer circuits may each be configured to transfer data between an accessed one of the controller circuits and one of a plurality of first busses. The arbiter circuit may be configured to control access to the controller circuits by the line buffer circuits.
    Type: Application
    Filed: April 11, 2006
    Publication date: August 24, 2006
    Inventors: Gregory Hammitt, John Nystuen, Steven Emerson
  • Publication number: 20060117143
    Abstract: A circuit comprising a plurality of first line buffers, an arbiter and a cache. The plurality of first line buffers may be configured to communicate on a plurality of first busses. The arbiter may be configured to perform an arbitration among the first line buffers. The cache block may be configured to (i) determine a particular policy of a plurality of policies in response to a first transaction request from one of the first line buffers winning the arbitration and (ii) generate a second transaction request based upon the first transaction request and the particular policy.
    Type: Application
    Filed: January 5, 2006
    Publication date: June 1, 2006
    Inventors: Steven Emerson, Balraj Singh
  • Publication number: 20060107011
    Abstract: A method and apparatus are provided for interfacing with a synchronous dynamic memory in which memory commands are provided to the memory. The memory is accessed in response to the memory commands. Read data is captured in a data capture circuit having a delay setting. The delay setting is updated in response to detection of a period of read inactivity of the memory.
    Type: Application
    Filed: November 12, 2004
    Publication date: May 18, 2006
    Applicant: LSI Logic Corporation
    Inventors: John Nystuen, Steven Emerson, Stefan Auracher
  • Patent number: 7000092
    Abstract: The present invention is directed to a system and method for heterogeneous multiprocessor reference design. In an aspect of the present invention, a method of designing a multiprocessor integrated circuit may include receiving a specification for an integrated circuit having multiprocessors, the specification having a desired functionality. Functional components are chosen which provide the desired functionality of the received specification. The functional components are implemented in a modular multiprocessor reference design as an example system for the multiprocessor integrated circuit. The implemented functional components of the modular multiprocessor reference design may be suitable for testing software for operation by the multiprocessor integrated circuit. Moreover, the modular multiprocessor reference design enables testing of interaction of functional components for providing the desired functionality of the received specification.
    Type: Grant
    Filed: December 12, 2002
    Date of Patent: February 14, 2006
    Assignee: LSI Logic Corporation
    Inventors: Judy Gehman, Jeffrey Holm, Steven Emerson
  • Publication number: 20050229143
    Abstract: A method for structuring hardware description language code characterizes a peripheral design so as to facilitate multiple use of the code with different peripheral design configurations in a chip. The code provides one or more configuration options for the peripheral design in a configuration section of the hardware description language code. The one or more configuration options are differentiated by a configuration variable. The configuration options are selected by initializing a selected peripheral design configuration with the configuration variable, such that the value of the configuration variable determines the selection for that specific instance.
    Type: Application
    Filed: April 1, 2004
    Publication date: October 13, 2005
    Applicant: LSI Logic Corporation
    Inventors: Judy Gehman, Matthew Kirkwood, Steven Emerson
  • Publication number: 20050223388
    Abstract: A reusable software block is adapted to control multiple instantiations of a peripheral device within a system. A device hardware abstraction layer defines offset values for registers of the peripheral device and a data structure for the peripheral device. A platform hardware abstraction layer defines an address map of the system, and is adapted to initialize each instantiation of the peripheral device via calls to the device hardware abstraction layer.
    Type: Application
    Filed: April 1, 2004
    Publication date: October 6, 2005
    Applicant: LSI Logic Corporation
    Inventors: Judy Gehman, Matthew Kirkwood, Steven Emerson
  • Publication number: 20050108495
    Abstract: A method for designing and using a partially manufactured semiconductor product is disclosed. The partially manufactured semiconductor product, referred to as a slice, contains a fabric of configurable transistors and at least an area of embedded memory. The method contemplates that a range of processors, processing elements, processing circuits exists which might be manufactured as a hardmacs or configured from the transistor fabric of the slice. The method then evaluates all the memory requirements of all the processors in the range to create a memory superset to be embedded into the slice. The memory superset can then be mapped and routed to a particular memory for one of the processors within the range; ports can be mapped and routed to access the selected portions of the memory superset. If any memory is not used, then it and/or its adjoining transistor fabric can become a landing zone for other functions or registers or memories.
    Type: Application
    Filed: November 14, 2003
    Publication date: May 19, 2005
    Applicant: LSI Logic Corporation
    Inventors: Douglas McKenney, Steven Emerson
  • Publication number: 20040117743
    Abstract: The present invention is directed to a system and method for heterogeneous multiprocessor reference design. In an aspect of the present invention, a method of designing a multiprocessor integrated circuit may include receiving a specification for an integrated circuit having multiprocessors, the specification having a desired functionality. Functional components are chosen which provide the desired functionality of the received specification. The functional components are implemented in a modular multiprocessor reference design as an example system for the multiprocessor integrated circuit. The implemented functional components of the modular multiprocessor reference design may be suitable for testing software for operation by the multiprocessor integrated circuit. Moreover, the modular multiprocessor reference design enables testing of interaction of functional components for providing the desired functionality of the received specification.
    Type: Application
    Filed: December 12, 2002
    Publication date: June 17, 2004
    Inventors: Judy Gehman, Jeffrey Holm, Steven Emerson
  • Patent number: 6330299
    Abstract: A system an method for determining the Dose Area Product (DAP) in an X-ray imaging system is provided. The present system constructs a pre-determined parameter space describing the DAP contour over ranges of typical imaging parameters. Later, when the employed in clinical imaging, a DAP processor on board the imaging system received a set of the imaging parameters being employed. The DAP applies the set of parameters to the parameter space to interpolate the DAP being delivered by the clinical imaging system. The present system may be individually calibrated to a specific X-ray imaging system to provide more optimal DAP values. Additionally, in imaging system employing an asymmetric shutter, such as a one-leaf shutter, the present system may determine a rotational scale factor for the DAP based on the rotation of the shutter. The rotational scale factor may also be calibrated to an individual X-ray imaging system.
    Type: Grant
    Filed: June 10, 2000
    Date of Patent: December 11, 2001
    Assignee: GE Medical Systems Global Technology Company, LLC
    Inventors: Steven Emerson Curtis, Richard Larry Anderton, Steven James Brown, David Ellis Barker, Matthew Scott Curtis