Patents by Inventor Steven G. Santee

Steven G. Santee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10467007
    Abstract: A core suitable for inclusion in an ASIC or other integrated circuit includes a plurality of SPI masters, each of which is able to control and coordinate the timing of a plurality of SPI-controlled devices via an associated SPI bus. Each SPI master is controlled by a corresponding core controller that includes memory, interrupts, flags, timers, and an instruction processor that can independently execute instructions stored in the memory to control data communication between the core controller and its associated SPI master, and between the SPI master and one or more SPI slave devices. The core controllers can be simultaneously started, resynchronized, staggered, and otherwise coordinated with each other. Embodiments further permit bypassing of the core controllers for direct data exchange between external resources and the SPI masters.
    Type: Grant
    Filed: June 1, 2018
    Date of Patent: November 5, 2019
    Assignee: BAE Systems Information and Electronic Systems Integration Inc.
    Inventors: Steven G Santee, Jane O Gilliam, Dale A Rickard
  • Patent number: 10381797
    Abstract: A flexible TOF processing block having power measurement circuitry comprising separate modules that can be modified using parameterizable registers, without complete reconstruction, allows development to continue while the overall design is optimized.
    Type: Grant
    Filed: June 6, 2018
    Date of Patent: August 13, 2019
    Assignee: BAE Systems Information and Electronic Systems Integration Inc.
    Inventors: Martin F Ryba, Robert T Carlson, Steven G Santee, Forrest C Vatter
  • Patent number: 7142953
    Abstract: A reconfigurable digital processing system for space includes the utilization of field programmable gate arrays utilizing a hardware centric approach to reconfigure software processors in a space vehicle through the reprogramming of multiple FPGAs such that one obtains a power/performance characteristic for signal processing tasks that cannot be achieved simply through the use of off-the-shelf processors. In one embodiment, for damaged or otherwise inoperable signal processors located on a spacecraft, the remaining processors which are undamaged can be reconfigured through changing the machine language and binary to the field programmable gate arrays to change the core processor while at the same time maintaining undamaged components so that the signal processing functions can be restored utilizing a RAM-based FPGA as a signal processor.
    Type: Grant
    Filed: September 25, 2003
    Date of Patent: November 28, 2006
    Assignee: Bae Systems Information and Electronic Systems Integration Inc.
    Inventors: Joseph R. Marshall, Alan F. Dennis, Charles A. Dennis, Steven G. Santee
  • Patent number: 6996443
    Abstract: A reconfigurable digital processing system for space includes the utilization of field programmable gate arrays utilizing a hardware centric approach to reconfigure software processors in a space vehicle through the reprogramming of multiple FPGAs such that one obtains a power/performance characteristic for signal processing tasks that cannot be achieved simply through the use of off-the-shelf processors. In one embodiment, for damaged or otherwise inoperable signal processors located on a spacecraft, the remaining processors which are undamaged can be reconfigured through changing the machine language and binary to the field programmable gate arrays to change the core processor while at the same time maintaining undamaged components so that the signal processing functions can be restored utilizing a RAM-based FPGA as a signal processor.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: February 7, 2006
    Assignee: Bae Systems Information and Electronic Systems Integration Inc.
    Inventors: Joseph R. Marshall, Alan F. Dennis, Charles A. Dennis, Steven G. Santee
  • Publication number: 20040148069
    Abstract: A reconfigurable digital processing system for space includes the utilization of field programmable gate arrays utilizing a hardware centric approach to reconfigure software processors in a space vehicle through the reprogramming of multiple FPGAs such that one obtains a power/performance characteristic for signal processing tasks that cannot be achieved simply through the use of off-the-shelf processors. In one embodiment, for damaged or otherwise inoperable signal processors located on a spacecraft, the remaining processors which are undamaged can be reconfigured through changing the machine language and binary to the field programmable gate arrays to change the core processor while at the same time maintaining undamaged components so that the signal processing functions can be restored utilizing a RAM-based FPGA as a signal processor.
    Type: Application
    Filed: September 25, 2003
    Publication date: July 29, 2004
    Inventors: Joseph R. Marshall, Alan F. Dennis, Charles A. Dennis, Steven G. Santee
  • Publication number: 20040078103
    Abstract: A reconfigurable digital processing system for space includes the utilization of field programmable gate arrays utilizing a hardware centric approach to reconfigure software processors in a space vehicle through the reprogramming of multiple FPGAs such that one obtains a power/performance characteristic for signal processing tasks that cannot be achieved simply through the use of off-the-shelf processors. In one embodiment, for damaged or otherwise inoperable signal processors located on a spacecraft, the remaining processors which are undamaged can be reconfigured through changing the machine language and binary to the field programmable gate arrays to change the core processor while at the same time maintaining undamaged components so that the signal processing functions can be restored utilizing a RAM-based FPGA as a signal processor.
    Type: Application
    Filed: December 31, 2002
    Publication date: April 22, 2004
    Inventors: Joseph R. Marshall, Alan F. Dennis, Charles A. Dennis, Steven G. Santee