Patents by Inventor Steven M. Shank

Steven M. Shank has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220352401
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a photodiode with an integrated, light focusing elements and methods of manufacture. The structure includes: a trench photodiode comprising a domed structure; and a doped material on the domed structure, the doped material having a concave underside surface.
    Type: Application
    Filed: July 13, 2022
    Publication date: November 3, 2022
    Inventors: Rajendran KRISHNASAMY, Steven M. SHANK, John J. ELLIS-MONAGHAN, Ramsey HAZBUN
  • Patent number: 11476289
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to photodetectors with buried airgap mirror reflectors. The structure includes a photodetector and at least one airgap in a substrate under the photodetector.
    Type: Grant
    Filed: April 7, 2020
    Date of Patent: October 18, 2022
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Siva P. Adusumilli, Vibhor Jain, Alvin J. Joseph, Steven M. Shank
  • Patent number: 11469178
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a metal-free fuse structure and methods of manufacture. The structure includes: a first metal-free fuse structure comprising a top semiconductor material of semiconductor-on-insulator (SOI) technologies, the top semiconductor material including end portions with a first electrical resistance and a fuse portion of a second, higher electrical resistance electrically connected to the end portions; and a second metal-free fuse structure comprising the top semiconductor material of semiconductor-on-insulator (SOI) technologies, the top semiconductor material of the second metal-free fuse structure including at least a fuse portion of a lower electrical resistance than the second, higher electrical resistance.
    Type: Grant
    Filed: December 18, 2020
    Date of Patent: October 11, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Anthony K. Stamper, John J. Ellis-Monaghan, Steven M. Shank, John J. Pekarik, Vibhor Jain
  • Publication number: 20220291126
    Abstract: A “lab on a chip” includes an optofluidic sensor and components to analyze signals from the optofluidic sensor. The optofluidic sensor includes a substrate, a channel at least partially defined by a portion of a layer of first material on the substrate, input and output fluid reservoirs in fluid communication with the channel, at least a first radiation source coupled to the substrate adapted to generate radiation in a direction toward the channel, and at least one photodiode positioned adjacent and below the channel.
    Type: Application
    Filed: March 9, 2021
    Publication date: September 15, 2022
    Inventors: Vibhor Jain, Steven M. Shank, Anthony K. Stamper, John J. Ellis-Monaghan, John J. Pekarik, Yusheng Bian
  • Patent number: 11444149
    Abstract: A resistor includes at least one polysilicon resistor element in a semiconductor substrate with each polysilicon resistor element having a continuous U-shape with a continuous lateral bottom. The resistor may include an insulator within a valley of the U-shape of each polysilicon resistor element. A plurality of polysilicon resistor elements can be sequentially interconnected to create a serpentine polysilicon resistor. The resistor may also include a dopant-including high resistivity (HR) polysilicon layer thereunder to provide electrical isolation from, and better thermal conduction to, for example, a base semiconductor substrate. The resistor can be used in an SOI substrate. A related method is also disclosed.
    Type: Grant
    Filed: February 23, 2021
    Date of Patent: September 13, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Siva P. Adusumilli, Steven M. Shank, Yves T. Ngu, Mickey H. Yu
  • Patent number: 11437522
    Abstract: Structures for a field-effect transistor and methods of forming a structure for a field-effect transistor. A shallow trench isolation region is formed in a semiconductor substrate. A trench is formed in the shallow trench isolation region, and a body region is formed in the trench of the shallow trench isolation region. The body region is comprised of a polycrystalline semiconductor material.
    Type: Grant
    Filed: June 2, 2020
    Date of Patent: September 6, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Michel J. Abou-Khalil, Steven M. Shank, Mark Levy, Rajendran Krishnasamy, John J. Ellis-Monaghan, Anthony K. Stamper
  • Publication number: 20220271116
    Abstract: A resistor includes at least one polysilicon resistor element in a semiconductor substrate with each polysilicon resistor element having a continuous U-shape with a continuous lateral bottom. The resistor may include an insulator within a valley of the U-shape of each polysilicon resistor element. A plurality of polysilicon resistor elements can be sequentially interconnected to create a serpentine polysilicon resistor. The resistor may also include a dopant-including high resistivity (HR) polysilicon layer thereunder to provide electrical isolation from, and better thermal conduction to, for example, a base semiconductor substrate. The resistor can be used in an SOI substrate. A related method is also disclosed.
    Type: Application
    Filed: February 23, 2021
    Publication date: August 25, 2022
    Inventors: Siva P. Adusumilli, Steven M. Shank, Yves T. Ngu, Mickey H. Yu
  • Patent number: 11424377
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a photodiode with an integrated, light focusing elements and methods of manufacture. The structure includes: a trench photodiode comprising a domed structure; and a doped material on the domed structure, the doped material having a concave underside surface.
    Type: Grant
    Filed: October 8, 2020
    Date of Patent: August 23, 2022
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Rajendran Krishnasamy, Steven M. Shank, John J. Ellis-Monaghan, Ramsey Hazbun
  • Publication number: 20220262900
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a transistor with an embedded isolation layer in a bulk substrate and methods of manufacture. The structure includes: a bulk substrate; an isolation layer embedded within the bulk substrate and below a top surface of the bulk substrate; a deep trench isolation structure extending through the bulk substrate and contacting the embedded isolation layer; and a gate structure over the top surface of the bulk substrate and vertically spaced away from the embedded isolation layer, the deep trench isolation structure and the embedded isolation layer defining an active area of the gate structure in the bulk substrate.
    Type: Application
    Filed: May 6, 2022
    Publication date: August 18, 2022
    Inventors: Uzma RANA, Anthony K. STAMPER, Johnatan A. KANTAROVSKY, Steven M. SHANK, Siva P. ADUSUMILLI
  • Publication number: 20220254715
    Abstract: Embodiments of the disclosure provide an integrated circuit (IC) structure, including a device layer including a device on a substrate. A local interconnect layer is over the device layer, and includes a first dielectric material over the substrate. The first dielectric material has a first effective dielectric constant. A second dielectric material is over the device and adjacent the first dielectric material. The second dielectric material has a second effective dielectric constant less than the first effective dielectric constant.
    Type: Application
    Filed: February 8, 2021
    Publication date: August 11, 2022
    Inventors: Anthony K. Stamper, Steven M. Shank, Venkata N. R. Vanukuru
  • Patent number: 11410872
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to oxidized cavity structures within and under semiconductor devices and methods of manufacture. The structure includes: a substrate material; active devices over the substrate material; an oxidized trench structure extending into the substrate and surrounding the active devices; and one or more oxidized cavity structures extending from the oxidized trench structure and formed in the substrate material under the active devices.
    Type: Grant
    Filed: November 30, 2018
    Date of Patent: August 9, 2022
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Siva P. Adusumilli, Steven M. Shank, John J. Ellis-Monaghan, Anthony K. Stamper
  • Patent number: 11411081
    Abstract: The disclosure provides a field effect transistor (FET) stack with methods to form the same. The FET stack includes a first transistor over a substrate. The first transistor includes a first active semiconductor material including a first channel region between a first set of source/drain terminals, and a first gate structure over the first channel region. The first gate structure includes a first gate insulator of a first thickness above the first channel region. A second transistor is over the substrate and horizontally separated from the first transistor. A second gate structure of the second transistor may include a second gate insulator of a second thickness above a second channel region, the second thickness being greater than the first thickness. A shared gate node may be coupled to each of the first gate structure and the second gate structure.
    Type: Grant
    Filed: April 22, 2020
    Date of Patent: August 9, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Steven M. Shank, Anthony K. Stamper, Vibhor Jain, John J. Ellis-Monaghan
  • Publication number: 20220238631
    Abstract: A structure provides a polysilicon resistor under a shallow trench isolation (STI). The structure includes the STI, a resistor in the form of a doped buried polysilicon layer under the STI, and a high resistivity (HR) polysilicon layer under the doped buried polysilicon layer. The structure also includes a pair of contacts operatively coupled in a spaced manner to the doped buried polysilicon layer. A related method is also disclosed.
    Type: Application
    Filed: January 22, 2021
    Publication date: July 28, 2022
    Inventors: Michael J. Zierak, Siva P. Adusumilli, Yves T. Ngu, Steven M. Shank
  • Publication number: 20220221650
    Abstract: Structures including a grating coupler and methods of fabricating a structure including a grating coupler. The structure includes structure includes a dielectric layer on a substrate, a first waveguide core positioned in a first level over the dielectric layer, and a second waveguide core positioned in a second level over the dielectric layer. The second level differs in elevation above the dielectric layer from the first level. The first waveguide core includes a tapered section. The structure further includes a grating coupler having a plurality of segments positioned in the second level adjacent to the second waveguide core. The segments of the grating coupler and the tapered section of the first waveguide core are positioned in an overlapping arrangement.
    Type: Application
    Filed: January 12, 2021
    Publication date: July 14, 2022
    Inventors: Yusheng Bian, Roderick A. Augur, Kenneth J. Giewont, Karen Nummy, Edward Kiewra, Steven M. Shank
  • Publication number: 20220223688
    Abstract: The disclosure provides a field effect transistor (FET) stack with methods to form the same. The FET stack includes a first transistor over a substrate. The first transistor includes a first active semiconductor material including a first channel region between a first set of source/drain terminals, and a first gate structure over the first channel region. The first gate structure includes a first gate insulator of a first thickness above the first channel region. A second transistor is over the substrate and horizontally separated from the first transistor. A second gate structure of the second transistor may include a second gate insulator of a second thickness above a second channel region, the second thickness being greater than the first thickness. A shared gate node may be coupled to each of the first gate structure and the second gate structure.
    Type: Application
    Filed: March 2, 2022
    Publication date: July 14, 2022
    Inventors: Steven M. Shank, Anthony K. Stamper, Vibhor Jain, John J. Ellis-Monaghan
  • Patent number: 11378743
    Abstract: Structures including a grating coupler and methods of fabricating a structure including a grating coupler. The structure includes structure includes a dielectric layer on a substrate, a first waveguide core positioned in a first level over the dielectric layer, and a second waveguide core positioned in a second level over the dielectric layer. The second level differs in elevation above the dielectric layer from the first level. The first waveguide core includes a tapered section. The structure further includes a grating coupler having a plurality of segments positioned in the second level adjacent to the second waveguide core. The segments of the grating coupler and the tapered section of the first waveguide core are positioned in an overlapping arrangement.
    Type: Grant
    Filed: January 12, 2021
    Date of Patent: July 5, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Yusheng Bian, Roderick A. Augur, Kenneth J. Giewont, Karen Nummy, Edward Kiewra, Steven M. Shank
  • Patent number: 11380759
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a transistor with an embedded isolation layer in a bulk substrate and methods of manufacture. The structure includes: a bulk substrate; an isolation layer embedded within the bulk substrate and below a top surface of the bulk substrate; a deep trench isolation structure extending through the bulk substrate and contacting the embedded isolation layer; and a gate structure over the top surface of the bulk substrate and vertically spaced away from the embedded isolation layer, the deep trench isolation structure and the embedded isolation layer defining an active area of the gate structure in the bulk substrate.
    Type: Grant
    Filed: July 27, 2020
    Date of Patent: July 5, 2022
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Uzma Rana, Anthony K. Stamper, Johnatan A. Kantarovsky, Steven M. Shank, Siva P. Adusumilli
  • Publication number: 20220208599
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to bulk wafer switch isolation structures and methods of manufacture. The structure includes: a bulk substrate material; an active region on the bulk substrate material; an inactive region adjacent to the active region; and an amorphous material covering the bulk substrate material in the inactive region, which is adjacent to the active region.
    Type: Application
    Filed: March 16, 2022
    Publication date: June 30, 2022
    Inventors: Uzma RANA, Anthony K. STAMPER, Steven M. SHANK, Brett T. CUCCI
  • Patent number: 11374040
    Abstract: Structures including multiple photodiodes and methods of fabricating a structure including multiple photodiodes. A substrate has a first trench extending to a first depth into the substrate and a second trench extending to a second depth into the substrate that is greater than the first depth. A first photodiode includes a first light-absorbing layer containing a first material positioned in the first trench. A second photodiode includes a second light-absorbing layer containing a second material positioned in the second trench. The first material and the second material each include germanium.
    Type: Grant
    Filed: December 7, 2020
    Date of Patent: June 28, 2022
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: John J. Ellis-Monaghan, Steven M. Shank, Rajendran Krishnasamy, Ramsey Hazbun
  • Publication number: 20220199525
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a metal-free fuse structure and methods of manufacture. The structure includes: a first metal-free fuse structure comprising a top semiconductor material of semiconductor-on-insulator (SOI) technologies, the top semiconductor material including end portions with a first electrical resistance and a fuse portion of a second, higher electrical resistance electrically connected to the end portions; and a second metal-free fuse structure comprising the top semiconductor material of semiconductor-on-insulator (SOI) technologies, the top semiconductor material of the second metal-free fuse structure including at least a fuse portion of a lower electrical resistance than the second, higher electrical resistance.
    Type: Application
    Filed: December 18, 2020
    Publication date: June 23, 2022
    Inventors: Anthony K. STAMPER, John J. ELLIS-MONAGHAN, Steven M. SHANK, John J. PEKARIK, Vibhor JAIN