Patents by Inventor Stuart Rapoport

Stuart Rapoport has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6081910
    Abstract: A circuit that enhances the testability of an integrated circuit of a memory type and which identifies defective redundant word lines in a state of the art SRAM macro that combines an ABIST structure with a redundancy mechanism. The circuit allows a two-pass fuse blow after completing the burn-in process that significantly increases the manufacturing yield and repairability of the SRAM macro.
    Type: Grant
    Filed: April 4, 1994
    Date of Patent: June 27, 2000
    Assignee: International Business Machines Corporation
    Inventors: Jean-Paul Mifsud, Stuart Rapoport
  • Patent number: 5557619
    Abstract: A processor-based Array Built-in Self Test (ABIST) circuit that generates self-test patterns for high speed SRAMs or DRAMs having a short access time. The circuit includes three main blocks: a conventional address generator for generating self-test addressing signals, a subset of which are used by a control logic main block. This control logic block forces proper signal sequencing of the processing main block during the ABIST mode. The processing main block includes, preferably, three generators for preparing signals for use during the next cycle. These signals are respectively stored in two latches to generate the corresponding expected output data one cycle later. The processor-based ABIST circuit allows for faster data generation, minimal semiconductor area consumption, extended programmability and full compatibility.
    Type: Grant
    Filed: April 4, 1994
    Date of Patent: September 17, 1996
    Assignee: International Business Machines Corporation
    Inventor: Stuart Rapoport
  • Patent number: 5442641
    Abstract: A fast high-density data compression circuit adapted to semiconductor integrated circuits of the memory type including an ABIST unit. This circuit, which compares the data-out signals output by the memory unit with the expected data generated by the ABIST unit to deliver a signal on a cycle by cycle basis, which is indicative of the fail/no fail status of the memory unit.
    Type: Grant
    Filed: April 4, 1994
    Date of Patent: August 15, 1995
    Assignee: International Business Machines Corporation
    Inventors: Herve Beranger, Frederic Joly, Stuart Rapoport
  • Patent number: 5386392
    Abstract: An integrated circuit incorporating at least a SRAM that includes memory, a data-out shift register, an ABIST data compression circuit, a fail address register and an array clock generator (ACG), the ACG comprising a clock chopper that comprises a first AND gate having an inherent delay DEL1, a first input for receiving a D clock signal, a second input for receiving the D signal inverted by an invertor having an inherent delay DEL2, and an output that generates an ungated LSSSD C clock signal; and a second AND gate having an inherent delay DEL4, a first input connected to the output of an inverter having an inherent delay DEL3, the inverter is coupled to the invertor having the delay DEL2, a second input is controlled by the D clock signal and an output for generating LSSD clock signals B and S.
    Type: Grant
    Filed: June 8, 1994
    Date of Patent: January 31, 1995
    Assignee: International Business Machines Corporation
    Inventors: Thierry Cantiant, Bertrand Gabillard, Jean-Paul Mifsud, Stuart Rapoport