Patents by Inventor Su Jin Jung

Su Jin Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9608117
    Abstract: A semiconductor device includes an active fin structure extending in a first direction, the active fin structure including protruding portions divided by a recess, a plurality of gate structures extending in a second direction crossing the first direction and covering the protruding portions of the active fin structure, a first epitaxial pattern in a lower portion of the recess between the gate structures, a second epitaxial pattern on a portion of the first epitaxial pattern, the second epitaxial pattern contacting a sidewall of the recess, and a third epitaxial pattern on the first and second epitaxial patterns, the third epitaxial pattern filling the recess.
    Type: Grant
    Filed: February 22, 2016
    Date of Patent: March 28, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Bum Kim, Nam Kyu Kim, Hyun-Ho Noh, Dong-Chan Suh, Byeong-Chan Lee, Su-Jin Jung, Jin-Yeong Joe, Bon-Young Koo
  • Patent number: 9595611
    Abstract: A semiconductor device may include first and second fins formed side by side on a substrate, a first elevated doped region formed on the first fin and having a first doping concentration of impurities, a second elevated doped region formed on the second fin, and a first bridge connecting the first elevated doped region and the second elevated doped region to each other. Methods of manufacturing such a semiconductor device are also disclosed.
    Type: Grant
    Filed: April 26, 2014
    Date of Patent: March 14, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seok-Hoon Kim, Bon-Young Koo, Nam-Kyu Kim, Woo-Bin Song, Byeong-Chan Lee, Su-Jin Jung
  • Publication number: 20170033797
    Abstract: An electronic device is provided. The electronic device includes a housing including a window, configured to form a 1st side of the electronic device, and a 2nd side of the electronic device directed in an opposite direction of the 1st side of the electronic device, a circuit board between the 1st side and the 2nd side of the electronic device, and including an input circuit configured to detect an input based on a change in a capacitance, a spacer between the window and the circuit board, and having at least one space formed on one side facing the circuit board, a contact electrically connected to the input circuit by being mounted to one side of the circuit board, and contained in the at least one space, and a conductive plate coupled to the spacer, and electrically connected to the contact through the at least one space.
    Type: Application
    Filed: July 19, 2016
    Publication date: February 2, 2017
    Inventors: Su-Jin JUNG, Yongwoo JEON, Jangje PARK, Sang-Pil LEE
  • Patent number: 9553192
    Abstract: Semiconductor devices include a strain-inducing layer capable of applying a strain to a channel region of a transistor included in a miniaturized electronic device, and a method of manufacturing the semiconductor device. The semiconductor device includes a substrate having a channel region; a pair of source/drain regions provided on the substrate and arranged on both sides of the channel region in a first direction; and a gate structure provided on the channel region and comprising a gate electrode pattern extending in a second direction that is different from the first direction, a gate dielectric layer disposed between the channel region and the gate electrode pattern, and a gate spacer covering respective lateral surfaces of the gate electrode pattern and the gate dielectric layer. At least one of the source/drain regions includes a first strain-inducing layer and a second strain-inducing layer.
    Type: Grant
    Filed: June 22, 2016
    Date of Patent: January 24, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok-hoon Kim, Jin-bum Kim, Kwan-heum Lee, Byeong-chan Lee, Cho-eun Lee, Su-jin Jung
  • Publication number: 20160308052
    Abstract: Semiconductor devices include a strain-inducing layer capable of applying a strain to a channel region of a transistor included in a miniaturized electronic device, and a method of manufacturing the semiconductor device. The semiconductor device includes a substrate having a channel region; a pair of source/drain regions provided on the substrate and arranged on both sides of the channel region in a first direction; and a gate structure provided on the channel region and comprising a gate electrode pattern extending in a second direction that is different from the first direction, a gate dielectric layer disposed between the channel region and the gate electrode pattern, and a gate spacer covering respective lateral surfaces of the gate electrode pattern and the gate dielectric layer. At least one of the source/drain regions includes a first strain-inducing layer and a second strain-inducing layer.
    Type: Application
    Filed: June 22, 2016
    Publication date: October 20, 2016
    Inventors: Seok-hoon Kim, Jin-bum Kim, Kwan-heum Lee, Byeong-chan Lee, Cho-eun Lee, Su-jin Jung
  • Publication number: 20160293750
    Abstract: A semiconductor device includes an active fin structure extending in a first direction, the active fin structure including protruding portions divided by a recess, a plurality of gate structures extending in a second direction crossing the first direction and covering the protruding portions of the active fin structure, a first epitaxial pattern in a lower portion of the recess between the gate structures, a second epitaxial pattern on a portion of the first epitaxial pattern, the second epitaxial pattern contacting a sidewall of the recess, and a third epitaxial pattern on the first and second epitaxial patterns, the third epitaxial pattern filling the recess.
    Type: Application
    Filed: February 22, 2016
    Publication date: October 6, 2016
    Inventors: Jin-Bum KIM, Nam Kyu KIM, Hyun-Ho NOH, Dong-Chan SUH, Byeong-Chan LEE, Su-Jin JUNG, Jin-Yeong JOE, Bon-Young KOO
  • Patent number: 9397219
    Abstract: Semiconductor devices include a strain-inducing layer capable of applying a strain to a channel region of a transistor included in the device, and a method of manufacturing the device. The semiconductor device includes a substrate having a channel region; a pair of source/drain regions provided on the substrate and arranged on both sides of the channel region in a first direction; and a gate structure provided on the channel region. The gate structure includes a gate electrode pattern extending in a second direction that is different from the first direction, a gate dielectric layer between the channel region and the gate electrode pattern, and a gate spacer covering respective lateral surfaces of the gate electrode pattern and the gate dielectric layer. At least one of the source/drain regions includes a first strain-inducing layer and a second strain-inducing layer.
    Type: Grant
    Filed: April 7, 2015
    Date of Patent: July 19, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok-hoon Kim, Jin-bum Kim, Kwan-heum Lee, Byeong-chan Lee, Cho-eun Lee, Su-jin Jung
  • Patent number: 9275995
    Abstract: An integrated circuit device includes an electrically conductive pattern on a substrate. This electrically conductive pattern may be a gate pattern of a field effect transistor. A first electrically insulating spacer is provided on a sidewall of the electrically conductive pattern. The first electrically insulating spacer includes a first lower spacer and a first upper spacer, which extends on the first lower spacer and has a side surface vertically aligned with a corresponding side surface of the first lower spacer. The first upper spacer has a greater dielectric constant relative to a dielectric constant of the first lower spacer. A pair of parallel channel regions may also be provided, which protrude from a surface of the substrate. The electrically conductive pattern may surround top and side surfaces of the pair of parallel channel regions.
    Type: Grant
    Filed: November 17, 2014
    Date of Patent: March 1, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Bum Kim, Bon-Young Koo, Seok-Hoon Kim, Chul Kim, Kwan-Heum Lee, Byeong-Chan Lee, Su-Jin Jung
  • Publication number: 20160049511
    Abstract: Provided are semiconductor devices that include an active pattern on a substrate, first and second gate electrodes on the active pattern and arranged in a first direction relative to one another and a first source/drain region in a first trench that extends into the active pattern between the first and second gate electrodes. The first source/drain region includes a first epitaxial layer that is configured to fill the first trench and that includes at least one plane defect that originates at a top portion of the first epitaxial layer and extends towards a bottom portion of the first epitaxial layer.
    Type: Application
    Filed: August 14, 2015
    Publication date: February 18, 2016
    Inventors: Jin-Bum KIM, Seok-Hoon KIM, Chul KIM, Kwan-Heum LEE, Byeong-Chan LEE, Cho-Eun LEE, Su-Jin JUNG, Bon-Young KOO
  • Publication number: 20160027918
    Abstract: A semiconductor device may include: a semiconductor substrate, a device isolating layer embedded within the semiconductor substrate and defining an active region, a channel region formed in the active region, a gate electrode disposed above the channel region, a gate insulating layer provided between the channel region and the gate electrode, and a silicon germanium epitaxial layer adjacent to the channel region within the active region and including a first epitaxial layer containing a first concentration of germanium, a second epitaxial layer containing a second concentration of germanium, higher than the first concentration, and a third epitaxial layer containing a third concentration of germanium, lower than the second concentration, the first to third epitaxial layers being sequentially stacked on one another in that order.
    Type: Application
    Filed: June 17, 2015
    Publication date: January 28, 2016
    Inventors: Nam Kyu KIM, Dong Chan SUH, Kwan Heum LEE, Byeong Chan LEE, Cho Eun LEE, Su Jin JUNG, Gyeom KIM, Ji Eon YOON
  • Publication number: 20160027875
    Abstract: Semiconductor devices include a strain-inducing layer capable of applying a strain to a channel region of a transistor included in a miniaturized electronic device, and a method of manufacturing the semiconductor device. The semiconductor device includes a substrate having a channel region; a pair of source/drain regions provided on the substrate and arranged on both sides of the channel region in a first direction; and a gate structure provided on the channel region and comprising a gate electrode pattern extending in a second direction that is different from the first direction, a gate dielectric layer disposed between the channel region and the gate electrode pattern, and a gate spacer covering respective lateral surfaces of the gate electrode pattern and the gate dielectric layer. At least one of the source/drain regions includes a first strain-inducing layer and a second strain-inducing layer.
    Type: Application
    Filed: April 7, 2015
    Publication date: January 28, 2016
    Inventors: Seok-hoon Kim, Jin-bum Kim, Kwan-heum Lee, Byeong-chan Lee, Cho-eun Lee, Su-jin Jung
  • Patent number: 9153692
    Abstract: Provided is a semiconductor device. The semiconductor device includes a fin on a substrate; a gate electrode cross the fin on the substrate; a source/drain formed on at least one of both sides of the gate electrode, and including a first film and a second film; and a stress film arranged between an isolation film on the substrate and the source/drain, and formed on a side surface of the fin.
    Type: Grant
    Filed: March 3, 2014
    Date of Patent: October 6, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok-Hoon Kim, Tae-Ouk Kwon, Su-Jin Jung, Young-Pil Kim, Byeong-Chan Lee, Bon-Young Koo
  • Publication number: 20150162332
    Abstract: An integrated circuit device includes an electrically conductive pattern on a substrate. This electrically conductive pattern may be a gate pattern of a field effect transistor. A first electrically insulating spacer is provided on a sidewall of the electrically conductive pattern. The first electrically insulating spacer includes a first lower spacer and a first upper spacer, which extends on the first lower spacer and has a side surface vertically aligned with a corresponding side surface of the first lower spacer. The first upper spacer has a greater dielectric constant relative to a dielectric constant of the first lower spacer. A pair of parallel channel regions may also be provided, which protrude from a surface of the substrate. The electrically conductive pattern may surround top and side surfaces of the pair of parallel channel regions.
    Type: Application
    Filed: November 17, 2014
    Publication date: June 11, 2015
    Inventors: Jin-Bum KIM, Bon-Young KOO, Seok-Hoon KIM, Chul KIM, Kwan-Heum LEE, Byeong-Chan LEE, Su-Jin JUNG
  • Publication number: 20150035023
    Abstract: A semiconductor device may include first and second fins formed side by side on a substrate, a first elevated doped region formed on the first fin and having a first doping concentration of impurities, a second elevated doped region formed on the second fin, and a first bridge connecting the first elevated doped region and the second elevated doped region to each other. Methods of manufacturing such a semiconductor device are also disclosed.
    Type: Application
    Filed: April 26, 2014
    Publication date: February 5, 2015
    Inventors: Seok-Hoon KIM, Bon-Young KOO, Nam-Kyu KIM, Woo-Bin SONG, Byeong-Chan LEE, Su-Jin JUNG
  • Publication number: 20150008452
    Abstract: A semiconductor device comprises a substrate and first and second stress-generating epitaxial regions on the substrate and spaced apart from each other. A channel region is on the substrate and positioned between the first and second stress-generating epitaxial regions. A gate electrode is on the channel region. The channel region is an epitaxial layer, and the first and second stress-generating epitaxial regions impart a stress on the channel region.
    Type: Application
    Filed: September 22, 2014
    Publication date: January 8, 2015
    Inventors: Heung-Kyu Park, Woo-Bin Song, Nam-Kyu Kim, Su-Jin Jung, Byeong-Chan Lee, Young-Pil Kim, Sun-Ghil Lee
  • Publication number: 20140299934
    Abstract: Provided is a semiconductor device. The semiconductor device includes a fin on a substrate; a gate electrode cross the fin on the substrate; a source/drain formed on at least one of both sides of the gate electrode, and including a first film and a second film; and a stress film arranged between an isolation film on the substrate and the source/drain, and formed on a side surface of the fin.
    Type: Application
    Filed: March 3, 2014
    Publication date: October 9, 2014
    Inventors: Seok-Hoon KIM, Tae-Ouk KWON, Su-Jin JUNG, Young-Pil KIM, Byeong-Chan LEE, Bon-Young KOO
  • Patent number: 8853010
    Abstract: A semiconductor device comprises a substrate and first and second stress-generating epitaxial regions on the substrate and spaced apart from each other. A channel region is on the substrate and positioned between the first and second stress-generating epitaxial regions. A gate electrode is on the channel region. The channel region is an epitaxial layer, and the first and second stress-generating epitaxial regions impart a stress on the channel region.
    Type: Grant
    Filed: February 8, 2012
    Date of Patent: October 7, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Heung-Kyu Park, Woo-Bin Song, Nam-Kyu Kim, Su-Jin Jung, Byeong-Chan Lee, Young-Pil Kim, Sun-Ghil Lee
  • Patent number: 8672386
    Abstract: A seat latch structure is provided, which includes a base bracket mounted on a seat for a vehicle and having a first insertion hole and a second insertion hole formed thereon and an opening which is formed on one side thereof and into which a striker fixed to a vehicle body is inserted, a claw having a first through-hole formed thereon to correspond to the first insertion hole and a locking groove formed on one side thereof, a pawl provided on one side of the claw and having a second through-hole formed thereon to correspond to the second insertion hole, a first rotating shaft and a second rotating shaft inserted into the first through-hole of the claw and the second through-hole of the pawl, respectively, and a double torsion spring connecting the first through-hole and the second through-hole into which the first rotating shaft and the second rotating shaft are inserted, respectively.
    Type: Grant
    Filed: August 15, 2011
    Date of Patent: March 18, 2014
    Assignees: Hyundai Motor Company, Kia Motors Corporation, Pyeonghwa Automotive
    Inventors: Jong Moon Yoo, Tae Hoon Lee, Tae Hyung Kim, Won Gyu Kang, Byung Yong Choi, Jong Kweon Pyun, Wan Hyun Kim, Jin Woo Kim, Su Jin Jung, Seong Tae Hong
  • Publication number: 20130005096
    Abstract: A semiconductor device comprises a substrate and first and second stress-generating epitaxial regions on the substrate and spaced apart from each other. A channel region is on the substrate and positioned between the first and second stress-generating epitaxial regions. A gate electrode is on the channel region. The channel region is an epitaxial layer, and the first and second stress-generating epitaxial regions impart a stress on the channel region.
    Type: Application
    Filed: February 8, 2012
    Publication date: January 3, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Heung-Kyu Park, Woo-Bin Song, Nam-Kyu Kim, Su-Jin Jung, Byeong-Chan Lee, Young-Pil Kim, Sun-Ghil Lee
  • Patent number: 8273880
    Abstract: Disclosed herein are novel pyrazole compounds, pharmaceutically acceptable salts thereof, a method for preparing the same, and uses thereof as anticancer agents.
    Type: Grant
    Filed: October 23, 2009
    Date of Patent: September 25, 2012
    Assignee: Korea Institute of Science and Technology
    Inventors: So Ha Lee, Kyung Ho Yoo, Chang Hyun Oh, Dong Keun Han, Ibrahim Mustafa El-Deeb, Byung Sun Park, Su Jin Jung