Patents by Inventor Subhash Nariani

Subhash Nariani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050045697
    Abstract: A chip scale package implements solder bars to form a connection between a chip and a trace, formed in a substrate, such as another chip or PCB. Solder bars are formed by depositing one or more solder layers into the socket, or optionally, depositing a base metal layer into the socket and applying the solder layer to the base metal layer. The geometry of a solder bars may be rectangular, square, or other regular or irregular geometry. Solder bars provide a greater utilization of the connectivity footprint and increase the electrical and thermal flow capacity. Solder bars also provide a robust connection.
    Type: Application
    Filed: August 26, 2003
    Publication date: March 3, 2005
    Inventors: Efren Lacap, Subhash Nariani, Charles Nickel
  • Patent number: 5290727
    Abstract: Suppression of charge loss and hot carrier degradation in EEPROMs and EPROMs, and of instability in the polysilicon pull-up resistors associated with SRAMs is achieved by the inclusion of at least one layer of silicon-enriched oxide in the MOS structure. In such MOS structures, the silicon-enriched oxide layer may be disposed immediately beneath the interlayer dielectric layer, or immediately beneath the inter-metal oxide layer, or immediately beneath the passivation layer, or in any combination of these locations. Each silicon-enriched oxide layer preferably contains at least about 10.sup.17 per cm.sup.3 dangling bonds.
    Type: Grant
    Filed: March 30, 1992
    Date of Patent: March 1, 1994
    Assignee: VLSI Technology, Inc.
    Inventors: Vivek Jain, Dipankar Pramanik, Subhash Nariani