Patents by Inventor Subratakumar Mandal

Subratakumar Mandal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9166773
    Abstract: Methods and apparatus for improving system timing margin of high speed I/O (input/output) interconnect links by using fine training of a phase interpolator are described. In some embodiments, I/O links use forward clock architecture to send data from transmit driver to receiver logic. Moreover, at the receiver side, Phase Interpolator (PI) logic may be used to place the sampling clock at the center of the valid data window or eye. In an embodiment, a Digital Eye Width Monitor (DEWM) logic may be used to measure data eye width in real time. Other embodiments are also disclosed.
    Type: Grant
    Filed: January 6, 2015
    Date of Patent: October 20, 2015
    Assignee: Intel Corporation
    Inventors: Fangxing Wei, Subratakumar Mandal
  • Patent number: 9112671
    Abstract: A novel digital eye width monitor (DEWM) system and method are disclosed. The DEWM system provides on-die capability to directly measure the left and right eye-width in picoseconds. The DEWM system measures the time from the phase interpolator (PI) clock position (data eye center, left edge, right edge) to a reference clock, and calculates the left and right eye width within a single-digit pico-second level of accuracy.
    Type: Grant
    Filed: February 7, 2012
    Date of Patent: August 18, 2015
    Assignee: INTEL CORPORATION
    Inventors: Fangxing Wei, Subratakumar Mandal
  • Publication number: 20150124916
    Abstract: Methods and apparatus for improving system timing margin of high speed I/O (input/output) interconnect links by using fine training of a phase interpolator are described. In some embodiments, I/O links use forward clock architecture to send data from transmit driver to receiver logic. Moreover, at the receiver side, Phase Interpolator (PI) logic may be used to place the sampling clock at the center of the valid data window or eye. In an embodiment, a Digital Eye Width Monitor (DEWM) logic may be used to measure data eye width in real time. Other embodiments are also disclosed.
    Type: Application
    Filed: January 6, 2015
    Publication date: May 7, 2015
    Applicant: INTEL CORPORATION
    Inventors: Fangxing Wei, Subratakumar Mandal
  • Patent number: 8929499
    Abstract: Methods and apparatus for improving system timing margin of high speed I/O (input/output) interconnect links by using fine training of a phase interpolator are described. In some embodiments, I/O links use forward clock architecture to send data from transmit driver to receiver logic. Moreover, at the receiver side, Phase Interpolator (PI) logic may be used to place the sampling clock at the center of the valid data window or eye. In an embodiment, a Digital Eye Width Monitor (DEWM) logic may be used to measure data eye width in real time. Other embodiments are also disclosed.
    Type: Grant
    Filed: September 29, 2012
    Date of Patent: January 6, 2015
    Assignee: Intel Corporation
    Inventors: Fangxing Wei, Subratakumar Mandal
  • Patent number: 8872541
    Abstract: An embodiment of the invention includes dynamically adjusting gain peaking of circuit logic such that error rates are acceptable across various process/voltage/temperature (PVT) ranges. An embodiment uses PVT dependant programming, such as but not limited to resistance compensation (RCOMP) codes, to control impedance compensation logic, such as but not limited to a Continuous Time Linear Equalization (CTLE) circuit. The PVT programming may be used to control gain peaking amplitude and gain peaking frequency across ranges of different PVTs. As a result, error performance is not impaired across different PVT corners and gain peaking is more consistent across different PVT corners. Other embodiments are included herein.
    Type: Grant
    Filed: January 21, 2013
    Date of Patent: October 28, 2014
    Assignee: Intel Corporation
    Inventor: Subratakumar Mandal
  • Publication number: 20140204988
    Abstract: A novel digital eye width monitor (DEWM) system and method are disclosed. The DEWM system provides on-die capability to directly measure the left and right eye-width in picoseconds. The DEWM system measures the time from the phase interpolator (PI) clock position (data eye center, left edge, right edge) to a reference clock, and calculates the left and right eye width within a single-digit pico-second level of accuracy.
    Type: Application
    Filed: February 7, 2012
    Publication date: July 24, 2014
    Inventors: Fangxing Wei, Subratakumar Mandal
  • Publication number: 20140203839
    Abstract: An embodiment of the invention includes dynamically adjusting gain peaking of circuit logic such that error rates are acceptable across various process/voltage/temperature (PVT) ranges. An embodiment uses PVT dependant programming, such as but not limited to resistance compensation (RCOMP) codes, to control impedance compensation logic, such as but not limited to a Continuous Time Linear Equalization (CTLE) circuit. The PVT programming may be used to control gain peaking amplitude and gain peaking frequency across ranges of different PVTs. As a result, error performance is not impaired across different PVT corners and gain peaking is more consistent across different PVT corners. Other embodiments are included herein.
    Type: Application
    Filed: January 21, 2013
    Publication date: July 24, 2014
    Inventor: SUBRATAKUMAR MANDAL
  • Publication number: 20140093014
    Abstract: Methods and apparatus for improving system timing margin of high speed I/O (input/output) interconnect links by using fine training of a phase interpolator are described. In some embodiments, I/O links use forward clock architecture to send data from transmit driver to receiver logic. Moreover, at the receiver side, Phase Interpolator (PI) logic may be used to place the sampling clock at the center of the valid data window or eye. In an embodiment, a Digital Eye Width Monitor (DEWM) logic may be used to measure data eye width in real time. Other embodiments are also disclosed.
    Type: Application
    Filed: September 29, 2012
    Publication date: April 3, 2014
    Inventors: Fangxing Wei, Subratakumar Mandal
  • Patent number: 6426651
    Abstract: According to one aspect of the invention, a method is provided in which an input signal is received at a first node of a buffer. The input signal is strengthened by a factor that corresponds to a control signal. The control signal is derived from an output signal of an impedance control unit that is used to compensate for variations in the buffer's performance conditions. The output signal of the impedance control unit has a range of values corresponding to variations in the buffer's performance conditions. The control signal has a range of values that is larger than the range of values associated with the output signal of the impedance control unit.
    Type: Grant
    Filed: June 28, 2000
    Date of Patent: July 30, 2002
    Assignee: Intel Corporation
    Inventors: Subratakumar Mandal, Mirza Jahan