Patents by Inventor Sudhakar R. Gouravaram

Sudhakar R. Gouravaram has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6714903
    Abstract: A cell for inclusion in a cell library used in designing integrated circuits. The cell includes a signal processing circuit and a buffer circuit for buffering a signal external to an integrated circuit in which the cell is to be included. The cell also includes layout information for specifying a layout of an interconnecting trace between the signal processing circuit and the buffer circuit. The invention is also directed to a method for performing layout and routing during design of an integrated circuit, in which cells are obtained from a cell library, the obtained cells are laid out on an integrated circuit die, interconnections are routed between the cells.
    Type: Grant
    Filed: July 10, 1998
    Date of Patent: March 30, 2004
    Assignee: LSI Logic Corporation
    Inventors: Wei-Mun Chu, Sudhakar R. Gouravaram, Son Nguyen
  • Patent number: 6556021
    Abstract: A method of testing semiconductor devices on a wafer, including a tasting circuit formed on the wafer for providing an output signal indicative of at least one operational characteristic of the devices. The output signal provided by the testing circuit is compatible for monitoring using an integrated circuit tester. The testing circuit includes an oscillator, an N-bit counter, and an N-bit shift register, all formed on the semiconductor wafer. The tester resets the counter and enables the oscillator, at which time the oscillator produces oscillator pulses at an oscillator frequency. During a predetermined time period, the counter receives and counts the oscillator pulses from the oscillator, and produces a pulse count corresponding to the number of oscillator pulses received. The shift register receives the count from the counter as an N-bit digital data word. The tester shifts the N number of bits of the digital data word out of the shift register, and manipulates the bits to determine a count value.
    Type: Grant
    Filed: November 29, 2000
    Date of Patent: April 29, 2003
    Assignee: LSI Logic Corporation
    Inventors: Son Truong Nguyen, Lamberto de Mateo Beleno, Jr., Sudhakar R. Gouravaram
  • Patent number: 6101458
    Abstract: A computer-based test method and apparatus for measuring DC current drawn by an integrated circuit. The apparatus has a plurality of current measurement ranges and is first initialized to a selected one of the measurement ranges. Next, the apparatus measures the DC current drawn by the integrated circuit in the selected measurement range and increments the selected measurement range if the measured DC current is out of the selected measurement range. The apparatus repeats the steps of measuring and incrementing until the measured DC current is in the selected measurement range. The measured DC current is then compared to a specification limit for the integrated circuit.
    Type: Grant
    Filed: October 30, 1997
    Date of Patent: August 8, 2000
    Assignee: LSI Logic
    Inventors: Emery Sugasawara, V. Swamy Irrinki, Sudhakar R. Gouravaram
  • Patent number: 5953518
    Abstract: A process for optimizing the layout of an integrated circuit (IC) design is described. The optimization process includes selecting a segment of a conductive line to be modified. The segment is selected based upon its location between a first line and a second line and is separated from these lines by unequal distances, such that the segment is close enough to the first line such that a sensitive area that is susceptible to damage from particle contamination exists. The process also includes repositioning the selected segment such that the distance between the segment and the first line is increased and the distance between the segment and the second line is decreased.
    Type: Grant
    Filed: March 14, 1997
    Date of Patent: September 14, 1999
    Assignee: LSI Logic Corporation
    Inventors: Emery O. Sugasawara, Sudhakar R. Gouravaram, Mandar M. Dange
  • Patent number: 5175495
    Abstract: A technique for pinpointing and analyzing failures in complex integrated circuits is disclosed. A device-under-test (DUT) is powered up. Using Liquid Crystal (LC) or Photo-Emission (PE) techniques, leakage sites are identified. The leakage sites are associated with suspect circuit elements on the DUT, and candidate I/Os associated with the suspect failing elements are selected for subsequent testing. Using the candidate I/Os, a truncated set of test vectors is created, and applied to the DUT. While the DUT is running the truncated set of test vectors, the suspect elements are rigorously probed to identify failing elements. SEM images are preferably viewed simultaneously. In this manner, a log of failing elements is derived, for circuit or process re-design.
    Type: Grant
    Filed: June 25, 1991
    Date of Patent: December 29, 1992
    Assignee: LSI Logic Corporation
    Inventors: Upendra Brahme, Sudhakar R. Gouravaram, Ramin Halaviati