Patents by Inventor Sujit Banerjee

Sujit Banerjee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9768274
    Abstract: A method includes defining, on a surface of a material, a plurality of discrete portions of a surface as surface elements having at least one of a laterally-varying size, a laterally-varying shape, and a laterally-varying spacing. A plurality of portions of the material beneath the surface elements are doped with a single quantity of dopant material per element area. The dopant material within the material beneath the surface elements expands to provide a lateral gradient of dopant material in the material beneath the surface elements.
    Type: Grant
    Filed: April 13, 2015
    Date of Patent: September 19, 2017
    Assignee: Power Integrations, Inc.
    Inventors: Wayne B. Grabowski, Kuo-Chang Yang, Kamal Raj Varadarajan, Sujit Banerjee, Vijay Parthasarathy
  • Publication number: 20170178989
    Abstract: Semiconductor devices comprising a getter material are described. The getter material can be located in or over the active region of the device and/or in or over a termination region of the device. The getter material can be a conductive or an insulating material. The getter material can be present as a continuous or discontinuous film. The device can be a SiC semiconductor device such as a SiC vertical MOSFET. Methods of making the devices are also described. Semiconductor devices and methods of making the same comprising source ohmic contacts formed using a self-aligned process are also described. The source ohmic contacts can comprise titanium silicide and/or titanium silicide carbide and can act as a getter material.
    Type: Application
    Filed: March 1, 2017
    Publication date: June 22, 2017
    Inventors: Kevin MATOCHA, John NOWAK, Kiran CHATTY, Sujit BANERJEE
  • Patent number: 9660053
    Abstract: A method for fabricating a high-voltage field-effect transistor includes forming a body region, a source region, and a drain region in a semiconductor substrate. The drain region is separated from the source region by the body region. Forming the drain region includes forming an oxide layer on a surface of the semiconductor substrate over the drain region and performing a plurality of ion implantation operations through the oxide layer while tilting the semiconductor substrate such that ion beams impinge on the oxide layer at an angle that is offset from perpendicular. The plurality of ion implantation operations form a corresponding plurality of separate implanted layers within the drain region. Each of the implanted layers is formed at a different depth within the drain region.
    Type: Grant
    Filed: July 12, 2013
    Date of Patent: May 23, 2017
    Assignee: Power Integrations, Inc.
    Inventors: Vijay Parthasarathy, Sujit Banerjee
  • Publication number: 20170133503
    Abstract: A multi-cell MOSFET device including a MOSFET cell with an integrated Schottky diode is provided. The MOSFET includes n-type source regions formed in p-type well regions which are formed in an n-type drift layer. A p-type body contact region is formed on the periphery of the MOSFET. The source metallization of the device forms a Schottky contact with an n-type semiconductor region adjacent the p-type body contact region of the device. Vias can be formed through a dielectric material covering the source ohmic contacts and/or Schottky region of the device and the source metallization can be formed in the vias. The n-type semiconductor region forming the Schottky contact and/or the n-type source regions can be a single continuous region or a plurality of discontinuous regions alternating with discontinuous p-type body contact regions. The device can be a SiC device. Methods of making the device are also provided.
    Type: Application
    Filed: January 23, 2017
    Publication date: May 11, 2017
    Inventors: Kevin MATOCHA, Kiran CHATTY, Sujit BANERJEE
  • Patent number: 9644318
    Abstract: A method of treating a suspension of particles in a fluid including the steps of promoting flocculation of the particles, and dewatering the flocs to form a cake with a solids content, an improvement including the step of exposing the suspension to chemicals of the protein family. The suspension can include a suspension of biological sludge in water. The suspension can be a suspension of non biological material.
    Type: Grant
    Filed: July 14, 2013
    Date of Patent: May 9, 2017
    Assignee: Georgia Tech Research Corporation
    Inventor: Sujit Banerjee
  • Patent number: 9620428
    Abstract: Semiconductor devices comprising a getter material are described. The getter material can be located in or over the active region of the device and/or in or over a termination region of the device. The getter material can be a conductive or an insulating material. The getter material can be present as a continuous or discontinuous film. The device can be a SiC semiconductor device such as a SiC vertical MOSFET. Methods of making the devices are also described. Semiconductor devices and methods of making the same comprising source ohmic contacts formed using a self-aligned process are also described. The source ohmic contacts can comprise titanium silicide and/or titanium silicide carbide and can act as a getter material.
    Type: Grant
    Filed: July 22, 2016
    Date of Patent: April 11, 2017
    Assignee: MONOLITH SEMICONDUCTOR INC.
    Inventors: Kevin Matocha, John Nowak, Kiran Chatty, Sujit Banerjee
  • Patent number: 9583482
    Abstract: A multi-cell MOSFET device including a MOSFET cell with an integrated Schottky diode is provided. The MOSFET includes n-type source regions formed in p-type well regions which are formed in an n-type drift layer. A p-type body contact region is formed on the periphery of the MOSFET. The source metallization of the device forms a Schottky contact with an n-type semiconductor region adjacent the p-type body contact region of the device. Vias can be formed through a dielectric material covering the source ohmic contacts and/or Schottky region of the device and the source metallization can be formed in the vias. The n-type semiconductor region forming the Schottky contact and/or the n-type source regions can be a single continuous region or a plurality of discontinuous regions alternating with discontinuous p-type body contact regions. The device can be a SiC device. Methods of making the device are also provided.
    Type: Grant
    Filed: February 11, 2015
    Date of Patent: February 28, 2017
    Assignee: MONOLITH SEMICONDUCTOR INC.
    Inventors: Kevin Matocha, Kiran Chatty, Sujit Banerjee
  • Patent number: 9543821
    Abstract: A Safe Operating Area (SOA) adaptive gate driver for a switch mode power converter is disclosed. In response to a detection of a fault condition, the SOA adaptive gate driver may limit the peak current in a power transistor (e.g., power MOSFET) of the power converter by limiting the voltage applied to the gate of the power MOSFET or by limiting the current injected into the gate of the power MOSFET. The limited gate voltage or current may increase the margin between an SOA border and the turn-off locus of the drain voltage and current (VD and ID) to ensure safe operation of the switch mode power converter during the fault condition.
    Type: Grant
    Filed: June 10, 2014
    Date of Patent: January 10, 2017
    Assignee: Power Integrations, Inc.
    Inventors: Arthur B. Odell, Leif Lund, Sujit Banerjee
  • Publication number: 20160343631
    Abstract: Semiconductor devices comprising a getter material are described. The getter material can be located in or over the active region of the device and/or in or over a termination region of the device. The getter material can be a conductive or an insulating material. The getter material can be present as a continuous or discontinuous film. The device can be a SiC semiconductor device such as a SiC vertical MOSFET. Methods of making the devices are also described. Semiconductor devices and methods of making the same comprising source ohmic contacts formed using a self-aligned process are also described. The source ohmic contacts can comprise titanium silicide and/or titanium silicide carbide and can act as a getter material.
    Type: Application
    Filed: July 22, 2016
    Publication date: November 24, 2016
    Inventors: Kevin MATOCHA, John NOWAK, Kiran CHATTY, Sujit BANERJEE
  • Patent number: 9472630
    Abstract: A process for fabricating a tapered field plate dielectric for high-voltage semiconductor devices is disclosed. The process may include depositing a thin layer of oxide, depositing a polysilicon hard mask, depositing a resist layer and etching a trench area, performing deep silicon trench etch, and stripping the resist layer. The process may further include repeated steps of depositing a layer of oxide and anisotropic etching of the oxide to form a tapered wall within the trench. The process may further include depositing poly and performing further processing to form the semiconductor device.
    Type: Grant
    Filed: February 19, 2014
    Date of Patent: October 18, 2016
    Assignee: Power Integrations, Inc.
    Inventors: Vijay Parthasarathy, Sujit Banerjee, Wayne B. Grabowski
  • Publication number: 20160264781
    Abstract: Methods are provided for formulating binders for wood comprising unmodified soy flour and synthetic adhesives. The soy-based formulations can be in either liquid or solid form and are prepared by mixing unmodified soy flour with the synthetic adhesive prior to application to the wood or by adding them sequentially to the wood. The present invention provides adequate bonding at reduced cost.
    Type: Application
    Filed: March 11, 2016
    Publication date: September 15, 2016
    Inventors: Brian VIA, William G. Hand, Sujit Banerjee
  • Patent number: 9425153
    Abstract: Semiconductor devices comprising a getter material are described. The getter material can be located in or over the active region of the device and/or in or over a termination region of the device. The getter material can be a conductive or an insulating material. The getter material can be present as a continuous or discontinuous film. The device can be a SiC semiconductor device such as a SiC vertical MOSFET. Methods of making the devices are also described. Semiconductor devices and methods of making the same comprising source ohmic contacts formed using a self-aligned process are also described. The source ohmic contacts can comprise titanium silicide and/or titanium silicide carbide and can act as a getter material.
    Type: Grant
    Filed: April 7, 2015
    Date of Patent: August 23, 2016
    Assignee: MONOLITH SEMICONDUCTOR INC.
    Inventors: Kevin Matocha, John Nowak, Kiran Chatty, Sujit Banerjee
  • Publication number: 20160233210
    Abstract: A multi-cell MOSFET device including a MOSFET cell with an integrated Schottky diode is provided. The MOSFET includes n-type source regions formed in p-type well regions which are formed in an n-type drift layer. A p-type body contact region is formed on the periphery of the MOSFET. The source metallization of the device forms a Schottky contact with an n-type semiconductor region adjacent the p-type body contact region of the device. Vias can be formed through a dielectric material covering the source ohmic contacts and/or Schottky region of the device and the source metallization can be formed in the vias. The n-type semiconductor region forming the Schottky contact and/or the n-type source regions can be a single continuous region or a plurality of discontinuous regions alternating with discontinuous p-type body contact regions. The device can be a SiC device. Methods of making the device are also provided.
    Type: Application
    Filed: February 11, 2015
    Publication date: August 11, 2016
    Inventors: Kevin MATOCHA, Kiran CHATTY, Sujit BANERJEE
  • Publication number: 20160149018
    Abstract: A method includes defining, on a surface of a material, a plurality of discrete portions of a surface as surface elements having at least one of a laterally-varying size, a laterally-varying shape, and a laterally-varying spacing. A plurality of portions of the material beneath the surface elements are doped with a single quantity of dopant material per element area. The dopant material within the material beneath the surface elements expands to provide a lateral gradient of dopant material in the material beneath the surface elements.
    Type: Application
    Filed: April 13, 2015
    Publication date: May 26, 2016
    Inventors: Wayne B. Grabowski, Kuo-Chang Yang, Kamal Raj Varadarajan, Sujit Banerjee, Vijay Parthasarathy
  • Publication number: 20160104792
    Abstract: A SiC MOSFET device having low specific on resistance is described. The device has N+, P-well and JFET regions extended in one direction (Y-direction) and P+ and source contacts extended in an orthogonal direction (X-direction). The polysilicon gate of the device covers the JFET region and is terminated over the P-well region to minimize electric field at the polysilicon gate edge. In use, current flows vertically from the drain contact at the bottom of the structure into the JFET region and then laterally in the X direction through the accumulation region and through the MOSFET channels into the adjacent N+ region. The current flowing out of the channel then flows along the N+ region in the Y-direction and is collected by the source contacts and the final metal. Methods of making the device are also described.
    Type: Application
    Filed: December 11, 2015
    Publication date: April 14, 2016
    Inventors: Sujit BANERJEE, Kevin MATOCHA, Kiran CHATTY
  • Publication number: 20160093733
    Abstract: A SiC MOSFET device having low specific on resistance is described. The device has N+, P-well and JFET regions extended in one direction (Y-direction) and P+ and source contacts extended in an orthogonal direction (X-direction). The polysilicon gate of the device covers the JFET region and is terminated over the P-well region to minimize electric field at the polysilicon gate edge. In use, current flows vertically from the drain contact at the bottom of the structure into the JFET region and then laterally in the X direction through the accumulation region and through the MOSFET channels into the adjacent N+ region. The current flowing out of the channel then flows along the N+ region in the Y-direction and is collected by the source contacts and the final metal. Methods of making the device are also described.
    Type: Application
    Filed: December 9, 2015
    Publication date: March 31, 2016
    Inventors: Sujit BANERJEE, Kevin MATOCHA, Kiran CHATTY
  • Patent number: 9263564
    Abstract: In one embodiment, a power integrated circuit device includes a main lateral high-voltage field-effect transistor (HVFET) and an adjacently-located lateral sense FET, both of which are formed on a high-resistivity substrate. A sense resistor is formed in a well region disposed in an area of the substrate between the HVFET and the sense FET. A parasitic substrate resistor is formed in parallel electrical connection with the sense resistor between the source regions of the HVFET and the sense FET. Both transistor devices share common drain and gate electrodes. When the main lateral HVFET and the sense FET are in an on-state, a voltage potential is produced at the second source metal layer that is proportional to a first current flowing through the lateral HVFET.
    Type: Grant
    Filed: March 28, 2013
    Date of Patent: February 16, 2016
    Assignee: Power Integrations, Inc.
    Inventors: Vijay Parthasarathy, Sujit Banerjee
  • Patent number: 9214572
    Abstract: A SiC MOSFET device having low specific on resistance is described. The device has N+, P-well and JFET regions extended in one direction (Y-direction) and P+ and source contacts extended in an orthogonal direction (X-direction). The polysilicon gate of the device covers the JFET region and is terminated over the P-well region to minimize electric field at the polysilicon gate edge. In use, current flows vertically from the drain contact at the bottom of the structure into the JFET region and then laterally in the X direction through the accumulation region and through the MOSFET channels into the adjacent N+ region. The current flowing out of the channel then flows along the N+ region in the Y-direction and is collected by the source contacts and the final metal. Methods of making the device are also described.
    Type: Grant
    Filed: August 11, 2014
    Date of Patent: December 15, 2015
    Assignee: MONOLITH SEMICONDUCTOR INC.
    Inventors: Sujit Banerjee, Kevin Matocha, Kiran Chatty
  • Publication number: 20150357904
    Abstract: A Safe Operating Area (SOA) adaptive gate driver for a switch mode power converter is disclosed. In response to a detection of a fault condition, the SOA adaptive gate driver may limit the peak current in a power transistor (e.g., power MOSFET) of the power converter by limiting the voltage applied to the gate of the power MOSFET or by limiting the current injected into the gate of the power MOSFET. The limited gate voltage or current may increase the margin between an SOA border and the turn-off locus of the drain voltage and current (VD and ID) to ensure safe operation of the switch mode power converter during the fault condition.
    Type: Application
    Filed: June 10, 2014
    Publication date: December 10, 2015
    Inventors: Arthur B. ODELL, Leif LUND, Sujit BANERJEE
  • Patent number: 9112017
    Abstract: A semiconductor device includes an N type well region in a P type substrate. A source region of a MOSFET is laterally separated from a boundary of the well region, which includes the drain of the MOSFET. An insulated gate of the MOSFET extends laterally from the source region to at least just past the boundary of the well region. A polysilicon layer, which forms a first plate of a capacitive anti-fuse, is insulated from an area of the well region, which forms the second plate of the anti-fuse. The anti-fuse is programmed by application of a voltage across the first and second capacitive plates sufficient to destroy at least a portion of the second dielectric layer, thereby electrically shorting the polysilicon layer to the drain of the HVFET.
    Type: Grant
    Filed: August 15, 2013
    Date of Patent: August 18, 2015
    Assignee: Power Integrations, Inc.
    Inventors: Sujit Banerjee, Martin H. Manley