Patents by Inventor Sung-Fei Wang

Sung-Fei Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120210035
    Abstract: A device for a multi-boot system with network switches has a box, a selection module and a bridge connecting card. The box has an operation panel mounted with multiple switches. The selection module is mounted in the box and has a hard disk selector and a network selector. The hard disk selector has a power input port, multiple power output ports connected to the power input port via part of the switches. The network selector has a network input port and a network output port connected to the network input port via the other switches and is connected to a network cable. The bridge connecting card is mounted outside of the box. The multiple switches can form multiple combinations. Each combination corresponds to one operating system for booting and the communicating status with Internet.
    Type: Application
    Filed: February 7, 2012
    Publication date: August 16, 2012
    Inventors: Way-Dir HIR, Sung-Fei WANG
  • Patent number: 7473989
    Abstract: A flip-chip package comprises a substrate with an opening. A dummy die is disposed onto the substrate corresponding to the opening so as to form a composite chip carrier with a chip cavity. The dummy die has a redistribution layer which includes a plurality of flip-chip pads for flip-chip connection of a chip and a plurality of connecting pads around the dummy die for connecting the substrate. The dummy die mounts at least a chip by flip chip connection for being an electrical interface medium between the chip and the substrate in order to achieve thinner package thickness, high heat dissipation, fine pitch flip-chip mounting and eliminating flip-chip stress on the chip.
    Type: Grant
    Filed: August 27, 2003
    Date of Patent: January 6, 2009
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chaur-Chin Yang, Sung-Fei Wang
  • Publication number: 20080036077
    Abstract: A package structure and a heat sink module thereof are provided. The package structure includes a substrate, a chip and a heat sink module. The chip is disposed on the substrate. The heat sink module includes a supporting ring and a heat sink plate. The supporting ring is disposed on the substrate and surrounds the chip. Four recesses are formed on an upper surface of the supporting ring. The heat sink plate is disposed on the chip and includes four protruding parts lodged in the recesses.
    Type: Application
    Filed: December 21, 2006
    Publication date: February 14, 2008
    Inventor: Sung-Fei Wang
  • Patent number: 7291924
    Abstract: A flip chip stacked package mainly comprises a carrier, a lower chip, an upper chip, a plurality of bumps, a plurality of bonding wires and a supporter. The supporter is attached to the lower surface of the carrier via an adhesive and covers the opening of the carrier. Thus, the lower chip can be disposed in the opening. In addition, the lower chip is electrically flip-chip bonded to the upper chip via the bumps and electrically connected to the carrier via the bonding wires. Accordingly, the heat generated from the lower chip can be transmitted to outside via the supporter. Furthermore, the upper chip is directly exposed to outside so that the capability of the heat dissipation will be enhanced.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: November 6, 2007
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Sung-Fei Wang, Ming-Lun Ho
  • Patent number: 7268418
    Abstract: A multi-chips stacked package at least comprises a substrate, a lower chip, an upper chip, an adhesive layer, a supporting body and an encapsulation. The lower chip is disposed on the substrate and the upper chip is attached to the lower chip via the adhesive layer. In addition, the lower chip and the upper chip are electrically connected to the substrate via first electrically conductive wires and second electrically conductive wires respectively. Furthermore, the supporting body is disposed on the lower chip and at the periphery of the upper surface of the lower chip, and covered by the upper chip. The top of the supporting body is apart from the back surface of the upper chip with a distance. Accordingly, when the second electrically conductive wires are bonded the upper chip to the substrate with a larger bonding force to cause the upper chip to be tilted more, the supporting body will support the upper chip and prevent the upper chip from contacting the first electrically conductive wires.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: September 11, 2007
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Publication number: 20070176278
    Abstract: A multi-chips stacked package mainly comprises a substrate, a first lower chip, a second lower chip, an upper chip and a carrier. The substrate has an upper surface, and the first lower chip and the second lower chip are disposed on the upper surface of the substrate and electrically connected to the substrate. The carrier is disposed on and electrically connected to the first lower chip and the second lower chip simultaneously, and the upper chip is mounted on the carrier. Moreover, the upper chip is electrically connected to the substrate through the carrier, the first lower chip or the second lower chip.
    Type: Application
    Filed: March 27, 2007
    Publication date: August 2, 2007
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Publication number: 20070152330
    Abstract: A package structure and a manufacturing method thereof are provided. The package structure includes a chip, a substrate and a solder. The chip includes a bump disposed on the surface of the chip. The substrate includes a pad and a solder resistor layer. The pad is disposed on the surface of the substrate and corresponds to the bump. The solder resistor layer is disposed on the surface of the substrate. The solder resistor layer has an opening for exposing the pad. The ratio of the width of the opening to the diameter of the bump ranges between 1 and 1.5. The solder is disposed in the opening and around the bump. The solder, the bump and the pad are welded together for electrically connecting the chip and the substrate.
    Type: Application
    Filed: July 14, 2006
    Publication date: July 5, 2007
    Inventor: Sung-Fei Wang
  • Patent number: 7215016
    Abstract: A multi-chips stacked package mainly comprises a substrate, a first lower chip, a second lower chip, an upper chip and a carrier. The substrate has an upper surface, and the first lower chip and the second lower chip are disposed on the upper surface of the substrate and electrically connected to the substrate. The carrier is disposed on and electrically connected to the first lower chip and the second lower chip simultaneously, and the upper chip is mounted on the carrier. Moreover, the upper chip is electrically connected to the substrate through the carrier, the first lower chip or the second lower chip.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: May 8, 2007
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Patent number: 7025848
    Abstract: A method for bonding a heat sink to a chip package structure is disclosed. The chip package structure at least comprises a chip and a stiffener ring around the chip. Both the chip and the stiffener ring are set up on a substrate. The heat sink comprises a first protruding section located at a position corresponding to the chip and a plurality of second protruding sections located at positions corresponding to the stiffener ring. The method includes forming a gluing layer on the first protruding section and the second protruding sections of the heat sink and pressing the heat sink against the chip package structure to bond the heat sink and the chip package together. The first protruding section of the heat sink is attached to the chip and the second protruding sections are attached to the stiffener ring.
    Type: Grant
    Filed: October 13, 2003
    Date of Patent: April 11, 2006
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Patent number: 7026719
    Abstract: A semiconductor package with a heat spreader is described, including a first chip, a second chip, a heat spreader and a substrate. The first chip has an active surface over which the second chip is attached. The heat spreader is attached over the first chip. The first chip is bonded onto the substrate.
    Type: Grant
    Filed: September 12, 2003
    Date of Patent: April 11, 2006
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Patent number: 7023079
    Abstract: The present invention relates to a stacked semiconductor chip package comprising a substrate, a first chip, a plate, and a second chip The first chip is mounted on the substrate. The second chip comprises two opposed longitudinal sides defining a first length. The plate is mounted between the first chip and the second chip, and connects the first chip and the second chip. Corresponding to the two longitudinal sides of the second chip, the plate has two opposed longitudinal sides defining a second length. The second length is larger than the first length to expose the opposed longitudinal sides of the plate. An overflow adhesive portion is formed between the plate and the second chip, and the overflow adhesive portion exposes on the plate. Therefore, the testing instrument can detect the size of the overflow adhesive portion and the thickness of the adhesive layer so as to control the quality of the stacked semiconductor chip package.
    Type: Grant
    Filed: March 1, 2002
    Date of Patent: April 4, 2006
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Sung-Fei Wang, Tsung-Ming Pai, Kuang-Hui Chen
  • Patent number: 7015577
    Abstract: A flip chip package includes a substrate, a flip chip, a thermal interface material and a heat sink. The flip chip is mounted on the substrate. The thermal interface material is applied on the back surface of the flip chip. The back surface of the flip chip includes a region uncovered by the thermal interface material. The opening exposes the uncover region of the back surface of the flip chip for measuring the height of the back surface. Also the opening has an inner sidewall above the back surface for fillet bonding of the thermal interface material. Therefore the bond line thickness (BLT) of the thermal interface material can be measured and calculated.
    Type: Grant
    Filed: July 21, 2004
    Date of Patent: March 21, 2006
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Patent number: 7002255
    Abstract: A multi-chips stacked package mainly comprises a substrate, a lower chip, an upper chip, an intermediate chip, a plurality of bumps and an encapsulation. Therein, the lower chip is disposed on the substrate; the bumps connect the lower chip and the intermediate chip; the upper chip and the lower chip are electrically connected to the substrate via a plurality of first electrically conductive wires and second electrically conductive wires respectively. The bumps can support the intermediate chip more firmly, so the top of the intermediate chip can be kept in counterpoise and higher than the peak of the first wires. Accordingly, the intermediate chip will be prevented from being tilted excessively to cause the upper chip to be contacted to the first electrically conductive wires. Thus, the first electrically conductive wires can be prevented from being damaged when the upper chip is wire bonded to the substrate.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: February 21, 2006
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Publication number: 20060017155
    Abstract: A flip chip package includes a substrate, a flip chip, a thermal interface material and a heat sink. The flip chip is mounted on the substrate. The thermal interface material is applied on the back surface of the flip chip. The back surface of the flip chip includes a region uncovered by the thermal interface material. The opening exposes the uncover region of the back surface of the flip chip for measuring the height of the back surface. Also the opening has an inner sidewall above the back surface for fillet bonding of the thermal interface material. Therefore the bond line thickness (BLT) of the thermal interface material can be measured and calculated.
    Type: Application
    Filed: July 21, 2004
    Publication date: January 26, 2006
    Inventor: Sung-Fei Wang
  • Patent number: 6949826
    Abstract: A high density semiconductor package comprises a substrate, a first package module and a plurality of second package modules. The substrate has a surface on which the first package module and the second package modules are disposed, wherein the second package modules surround the first package module.
    Type: Grant
    Filed: October 16, 2003
    Date of Patent: September 27, 2005
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Patent number: 6936930
    Abstract: A thermal enhance multi-chips module package mainly comprises an assembly substrate, a first assembly package, a second assembly package, a heat dissipation board, and a thermally conductive metal ring. The first assembly package and the second assembly package are disposed on the upper surface and the lower surface of the assembly substrate respectively; and the thermally conductive metal ring is disposed at the periphery of the upper surface of the heat dissipation board and encompasses the second assembly package. The second assembly package has a logic chip therein and generates a lot of heat, and the heat dissipation board can transmit the heat to the outside through the thermally conductive metal ring so as to prevent the excessive heat from transmitting to the motherboard and accumulating in the motherboard. Accordingly, the motherboard can be avoided damaging.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: August 30, 2005
    Assignee: Advanced Semiconductor Engineering Inc.
    Inventor: Sung-Fei Wang
  • Patent number: 6879031
    Abstract: A multi-chips package at least comprises a substrate, an upper chip, a lower chip, a reinforced device, and a plurality of electrically conductive bumps. The upper chip is flip-chip bonded to the upper surface of the substrate and the lower chip is accommodated in the opening and flip-chip bonded to the upper chip. Furthermore, the reinforced device is mounted onto the back surface of the lower chip and the lower surface of the substrate. The coefficient of the thermal expansion of the reinforced device ranges from the coefficient of the thermal expansion of the substrate to the coefficient of the thermal expansion of the chip. In such a manner, the reinforced device can constrain the thermal deformation of the substrate so as to prevent the electrically conductive bumps connecting the first chip and the substrate from being damaged.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: April 12, 2005
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Sung-Fei Wang
  • Publication number: 20050046040
    Abstract: A flip chip stacked package mainly comprises a carrier, a lower chip, an upper chip, a plurality of bumps, a plurality of bonding wires and a supporter. The supporter is attached to the lower surface of the carrier via an adhesive and covers the opening of the carrier. Thus, the lower chip can be disposed in the opening. In addition, the lower chip is electrically flip-chip bonded to the upper chip via the bumps and electrically connected to the carrier via the bonding wires. Accordingly, the heat generated from the lower chip can be transmitted to outside via the supporter. Furthermore, the upper chip is directly exposed to outside so that the capability of the heat dissipation will be enhanced.
    Type: Application
    Filed: July 29, 2004
    Publication date: March 3, 2005
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Sung-Fei Wang, Ming-Lun Ho
  • Publication number: 20050046039
    Abstract: A flip-chip package comprises a substrate with an opening. A dummy die is disposed onto the substrate corresponding to the opening so as to form a composite chip carrier with a chip cavity. The dummy die has a redistribution layer which includes a plurality of flip-chip pads for flip-chip connection of a chip and a plurality of connecting pads around the dummy die for connecting the substrate. The dummy die mounts at least a chip by flip chip connection for being an electrical interface medium between the chip and the substrate in order to achieve thinner package thickness, high heat dissipation, fine pitch flip-chip mounting and eliminating flip-chip stress on the chip.
    Type: Application
    Filed: August 27, 2003
    Publication date: March 3, 2005
    Inventors: Chaur-Chin Yang, Sung-Fei Wang
  • Patent number: 6861761
    Abstract: A multi-chip stack flip-chip package comprises a substrate and a chip assembly on the substrate. The chip assembly includes a dummy chip and a flip chip. The dummy chip has a redistribution layer that has a plurality of bump pads for mounting the flip chip, a plurality of peripheral pads for electrically connecting to the substrate, and a plurality of integrated circuit traces connecting the bump pads with the peripheral pads. The dummy chip is disposed between the flip chip and the substrate as an electrically connecting interface between the flip chip and the substrate for multi-chip flip-chip stack and fine pitch flip-chip mounting.
    Type: Grant
    Filed: October 31, 2003
    Date of Patent: March 1, 2005
    Assignee: Advanced Semiconductor Engineering Inc.
    Inventors: Chaur-Chin Yang, Sung-Fei Wang