Patents by Inventor Tab A. Stephens
Tab A. Stephens has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10230458Abstract: An integrated circuit optical die test interface and associated testing method are described for using scribe area optical mirror structures (106) to perform wafer die tests on MEMS optical beam waveguide (112) and optical circuit elements (113) by perpendicularly deflecting optical test signals (122) from the scribe area optical mirror structures (106) into and out of the plane of the integrated circuit die under test (104) and/or production test die (157).Type: GrantFiled: June 10, 2013Date of Patent: March 12, 2019Assignee: NXP USA, INC.Inventors: Michael B. McShane, Perry H. Pelley, Tab A. Stephens
-
Patent number: 9810843Abstract: An integrated circuit optical backplane die and associated semiconductor fabrication process are described for forming optical backplane mirror structures for perpendicularly deflecting optical signals out of the plane of the optical backplane die by selectively etching an optical waveguide semiconductor layer (103) on an optical backplane die wafer using an orientation-dependent anisotropic wet etch process to form a first recess opening (107) with angled semiconductor sidewall surfaces (106) on the optical waveguide semiconductor layer, where the angled semiconductor sidewall surfaces (106) are processed to form an optical backplane mirror (116) for perpendicularly deflecting optical signals to and from a lateral plane of the optical waveguide semiconductor layer.Type: GrantFiled: June 10, 2013Date of Patent: November 7, 2017Assignee: NXP USA, INC.Inventors: Tab A. Stephens, Perry H. Pelley, Michael B. McShane
-
Patent number: 9766409Abstract: A high density, low power, high performance information system, method and apparatus are described in which an integrated circuit apparatus includes a first integrated circuit link element (657) and a redundant integrated circuit link element (660) connected in parallel between first and second deflectable MEMS switches (652-655, 662-665) which are connected in a signal path and controlled to deselect the first integrated circuit link element (657) and connect the redundant integrated circuit link element (660) in the signal path in response to a two-state control signal provided to the first and second deflectable MEMs switches which identifies the first integrated circuit link element as being defective.Type: GrantFiled: June 10, 2013Date of Patent: September 19, 2017Assignee: NXP USA, INC.Inventors: Perry H. Pelley, Tab A. Stephens, Michael B. McShane
-
Patent number: 9435952Abstract: A high density, low power, high performance information system, method and apparatus are described in which an integrated circuit apparatus includes a plurality of deflectable MEMS optical beam waveguides (e.g., 190) at each die edge which are each formed with an optical beam structure (193) which is encapsulated by a waveguide beam structure (194) to extend into a deflection cavity (198) and which is surrounded by a plurality of deflection electrodes (195-197) that are positioned on walls of the deflection cavity (198) to provide two-dimensional deflection control of each deflectable MEMS optical beam waveguide in response to application of one or more deflection voltages to provide optical communications (e.g., 184) between different die.Type: GrantFiled: June 10, 2013Date of Patent: September 6, 2016Assignee: FREESCALE SEMICONDUCTOR, INC.Inventors: Tab A. Stephens, Perry H. Pelley, Michael B. McShane
-
Patent number: 9431380Abstract: A method of manufacturing a microelectronic assembly (100) and a microelectronic device (4100) that include a stacked structure (101). The stacked structure includes a heat spreader (104), at least one die (106) thermally coupled to at least a portion of one side of the heat spreader, at least one other die (108) thermal coupled to at least a portion of an opposite side of the heat spreader, at least one opening (401) in the heat spreader located in a region of between the two die, an insulator (603) disposed in the at least one opening, and electrically conductive material (1308, 1406) in an insulated hole (705) in the insulator. The heat spreader allows electrical communication between the two die through the opening while the insulator isolates the electrically conductive material and the heat spreader from each other.Type: GrantFiled: April 3, 2015Date of Patent: August 30, 2016Assignee: FREESCALE SEMICONDUCTOR, INC.Inventors: Tab A. Stephens, Michael B. McShane, Perry H. Pelley
-
Patent number: 9318451Abstract: A first semiconductor device die is provided having a bottom edge incorporating a notch structure that allows sufficient height and width clearance for a wire bond connected to a bond pad on an active surface of a second semiconductor device die upon which the first semiconductor device die is stacked. Use of such notch structures reduces a height of a stack incorporating the first and second semiconductor device die, thereby also reducing a thickness of a semiconductor device package incorporating the stack.Type: GrantFiled: October 31, 2013Date of Patent: April 19, 2016Assignee: FREESCALE SEMICONDUCTOR, INC.Inventors: Tim V. Pham, Michael B. McShane, Perry H. Pelley, Tab A. Stephens
-
Patent number: 9261556Abstract: An optical die probe wafer testing circuit arrangement and associated testing methodology are described for mounting a production test die (157) and surrounding scribe grid (156) to a test head (155) which is positioned over a wafer (160) in alignment with a die under test (163) and surrounding scribe grid (161, 165), such that one or more optical deflection mirrors (152, 154) in the test head scribe grid (156) are aligned with one or more optical deflection mirrors (162, 164) in the scribe grid (161, 165) for the die under test (163) to enable optical die probe testing on the die under test (163) by directing a first optical test signal (158) from the production test die (157), through the first and second optical deflection mirrors (e.g., 152, 162) and to the first die.Type: GrantFiled: June 10, 2013Date of Patent: February 16, 2016Assignee: Freescale Semiconductor, Inc.Inventors: Michael B. McShane, Perry H. Pelley, Tab A. Stephens
-
Patent number: 9099475Abstract: An electronic assembly includes a processor die assembly, a first die assembly, and a second die assembly. The first die assembly is positioned on a first side of the processor die assembly. The second die assembly is positioned on a second side of the processor die assembly opposite the first side of the processor die assembly. Through-die vias couple the first and second die assemblies to the processor die assembly.Type: GrantFiled: September 12, 2012Date of Patent: August 4, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Michael B. McShane, Kevin J. Hess, Perry H. Pelley, Tab A. Stephens
-
Publication number: 20150214208Abstract: A method of manufacturing a microelectronic assembly (100) and a microelectronic device (4100) that include a stacked structure (101). The stacked structure includes a heat spreader (104), at least one die (106) thermally coupled to at least a portion of one side of the heat spreader, at least one other die (108) thermal coupled to at least a portion of an opposite side of the heat spreader, at least one opening (401) in the heat spreader located in a region of between the two die, an insulator (603) disposed in the at least one opening, and electrically conductive material (1308, 1406) in an insulated hole (705) in the insulator. The heat spreader allows electrical communication between the two die through the opening while the insulator isolates the electrically conductive material and the heat spreader from each other.Type: ApplicationFiled: April 3, 2015Publication date: July 30, 2015Inventors: Tab A. STEPHENS, Michael B. McSHANE, Perry H. PELLEY
-
Patent number: 9094135Abstract: A high density, low power, high performance information system, method and apparatus are described in which a laser source (213) on a first die (210) generates a source light beam of unmodulated monochromatic coherent light (281) for distribution via optical beam routing structures (e.g., 214/214a, 224/224a, 234/234a) to a plurality of receiving die (220, 230), each of which includes its own modulator (e.g., 223, 233) for optically receiving at least a portion of the source light beam (281a, 281b) from the first die and generating therefrom an output source light beam of modulated monochromatic coherent light (291, 292) which is encoded at said modulator in response to electrical signal information.Type: GrantFiled: June 10, 2013Date of Patent: July 28, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Perry H. Pelley, Tab A. Stephens, Michael B. McShane
-
Patent number: 9091820Abstract: A high density, low power, high performance information system, method and apparatus are described in which perpendicularly oriented processor and memory die stacks (130, 140, 150, 160, 170) include integrated deflectable MEMS optical beam waveguides (e.g., 190) at each die edge to provide optical communications (182-185) in and between die stacks by supplying deflection voltages to a plurality of deflection electrodes (195-197) positioned on and around each MEMS optical beam waveguide (193-194) to provide two-dimensional alignment and controlled feedback to adjust beam alignment and establish optical communication links between die stacks.Type: GrantFiled: June 10, 2013Date of Patent: July 28, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Tab A. Stephens, Perry H. Pelley, Michael B. McShane
-
Patent number: 9093429Abstract: A semiconductor device comprising a substrate, a power bus, a heat source circuit, a heat sensitive circuit, and a plurality of electrically and thermally conductive through-silicon-vias (TSVs) in the substrate. The TSVs are electrically coupled to the power bus and positioned between the heat source circuit and the heat sensitive circuit to absorb heat from the heat source circuit.Type: GrantFiled: June 27, 2012Date of Patent: July 28, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Michael B. McShane, Kevin J. Hess, Perry H. Pelley, Tab A. Stephens
-
Patent number: 9082757Abstract: A stacked semiconductor device includes a first and second semiconductor device having a first major surface and a second major surface opposite the first major surface, the first major surface of the first and second semiconductor devices include active circuitry. The first and second semiconductor devices are stacked so that the first major surface of the first semiconductor device faces the first major surface of the second semiconductor device. At least one continuous conductive via extends from the second major surface of the first semiconductor device to the first major surface of the second semiconductor device. Conductive material fills a cavity adjacent to the contact pad and is in contact with one side of the contact pad. Another side of the contact pad of the first semiconductor device faces and is in contact with another side of the contact pad of the second semiconductor device.Type: GrantFiled: October 31, 2013Date of Patent: July 14, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Perry H. Pelley, Kevin J. Hess, Michael B. McShane, Tab A. Stephens
-
Patent number: 9070653Abstract: A microelectronic assembly (100) and a microelectronic device (4100) include a stacked structure (101). The stacked structure includes a heat spreader (104), at least one die (106) thermally coupled to at least a portion of one side of the heat spreader, at least one other die (108) thermal coupled to at least a portion of an opposite side of the heat spreader, at least one opening (401) in the heat spreader located in a region of between the two die, an insulator (603) disposed in the at least one opening, and electrically conductive material (1308, 1406) in an insulated hole (705) in the insulator. The heat spreader allows electrical communication between the two die through the opening while the insulator isolates the electrically conductive material and the heat spreader from each other.Type: GrantFiled: January 15, 2013Date of Patent: June 30, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Tab A. Stephens, Michael B. McShane, Perry H. Pelley
-
Publication number: 20150115474Abstract: A first semiconductor device die is provided having a bottom edge incorporating a notch structure that allows sufficient height and width clearance for a wire bond connected to a bond pad on an active surface of a second semiconductor device die upon which the first semiconductor device die is stacked. Use of such notch structures reduces a height of a stack incorporating the first and second semiconductor device die, thereby also reducing a thickness of a semiconductor device package incorporating the stack.Type: ApplicationFiled: October 31, 2013Publication date: April 30, 2015Inventors: TIM V. PHAM, MICHAEL B. MCSHANE, PERRY H. PELLEY, TAB A. STEPHENS
-
Publication number: 20150115463Abstract: A stacked semiconductor device includes a first and second semiconductor device having a first major surface and a second major surface opposite the first major surface, the first major surface of the first and second semiconductor devices include active circuitry. The first and second semiconductor devices are stacked so that the first major surface of the first semiconductor device faces the first major surface of the second semiconductor device. At least one continuous conductive via extends from the second major surface of the first semiconductor device to the first major surface of the second semiconductor device. Conductive material fills a cavity adjacent to the contact pad and is in contact with one side of the contact pad. Another side of the contact pad of the first semiconductor device faces and is in contact with another side of the contact pad of the second semiconductor device.Type: ApplicationFiled: October 31, 2013Publication date: April 30, 2015Inventors: PERRY H. PELLEY, KEVIN J. HESS, MICHAEL B. MCSHANE, TAB A. STEPHENS
-
Patent number: 8980734Abstract: An anti-counterfeiting security circuit is incorporated into an authentic integrated circuit device to induce failure in a counterfeited integrated circuit device by forming the security circuit (e.g., 21, 31, 41, 51) with one or more operatively inert high-k metal gate transistors (e.g., HKMG PMOS 112) having switched or altered work function metal layers (82) where the security circuit defines a first electrical function with the one or more operatively inert high-k metal gate transistors and defines a second different electrical function if the one or more operatively inert high-k metal gate transistors were instead fabricated as operatively functional high-k metal gate transistors of the first polarity type with a work function metal layer of the first polarity type, the security circuit would define a second different electrical function.Type: GrantFiled: March 8, 2013Date of Patent: March 17, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Tab A. Stephens, Perry H. Pelley, Michael B. McShane, Paul A. Grudowski
-
Publication number: 20140363119Abstract: A high density, low power, high performance information system, method and apparatus are described in which an integrated circuit apparatus includes a plurality of deflectable MEMS optical beam waveguides (e.g., 190) at each die edge which are each formed with an optical beam structure (193) which is encapsulated by a waveguide beam structure (194) to extend into a deflection cavity (198) and which is surrounded by a plurality of deflection electrodes (195-197) that are positioned on walls of the deflection cavity (198) to provide two-dimensional deflection control of each deflectable MEMS optical beam waveguide in response to application of one or more deflection voltages to provide optical communications (e.g., 184) between different die.Type: ApplicationFiled: June 10, 2013Publication date: December 11, 2014Inventors: Tab A. Stephens, Perry H. Pelley, Michael B. McShane
-
Publication number: 20140363172Abstract: A high density, low power, high performance information system, method and apparatus are described in which a laser source (213) on a first die (210) generates a source light beam of unmodulated monochromatic coherent light (281) for distribution via optical beam routing structures (e.g., 214/214a, 224/224a, 234/234a) to a plurality of receiving die (220, 230), each of which includes its own modulator (e.g., 223, 233) for optically receiving at least a portion of the source light beam (281a, 281b) from the first die and generating therefrom an output source light beam of modulated monochromatic coherent light (291, 292) which is encoded at said modulator in response to electrical signal information.Type: ApplicationFiled: June 10, 2013Publication date: December 11, 2014Inventors: Perry H. Pelley, Tab A. Stephens, Michael B. McShane
-
Publication number: 20140362425Abstract: A high density, low power, high performance information system, method and apparatus are described in which perpendicularly oriented processor and memory die stacks (130, 140, 150, 160, 170) include integrated deflectable MEMS optical beam waveguides (e.g., 190) at each die edge to provide optical communications (182-185) in and between die stacks by supplying deflection voltages to a plurality of deflection electrodes (195-197) positioned on and around each MEMS optical beam waveguide (193-194) to provide two-dimensional alignment and controlled feedback to adjust beam alignment and establish optical communication links between die stacks.Type: ApplicationFiled: June 10, 2013Publication date: December 11, 2014Inventors: Tab A. Stephens, Perry H. Pelley, Michael B. McShane