Patents by Inventor Takahiko Kudoh

Takahiko Kudoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11495580
    Abstract: A Multi-Chip Module (MCM) package includes a substrate having a plurality of metal terminals and at least a first die attach area. An encapsulant is around the substrate including on at least a portion of the topside and at least a portion of the bottomside of the package. At least a first device including at least two device terminals is attached face up on the first die attach area. At least a second device including at least two device terminals is flip-chip attached and stacked on the first device. At least one of the first device and second device include a transistor. At least one metal clip is between the first device and second device including a plurality of clip portions isolated from one another connecting at least one device terminal of each of the first device and second device to respective metal terminals of the plurality of metal terminals.
    Type: Grant
    Filed: November 8, 2018
    Date of Patent: November 8, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Marie Denison, Richard Saye, Takahiko Kudoh, Satyendra Singh Chauhan
  • Publication number: 20190088628
    Abstract: A Multi-Chip Module (MCM) package includes a substrate having a plurality of metal terminals and at least a first die attach area. An encapsulant is around the substrate including on at least a portion of the topside and at least a portion of the bottomside of the package. At least a first device including at least two device terminals is attached face up on the first die attach area. At least a second device including at least two device terminals is flip-chip attached and stacked on the first device. At least one of the first device and second device include a transistor. At least one metal clip is between the first device and second device including a plurality of clip portions isolated from one another connecting at least one device terminal of each of the first device and second device to respective metal terminals of the plurality of metal terminals.
    Type: Application
    Filed: November 8, 2018
    Publication date: March 21, 2019
    Inventors: Marie Denison, Richard Saye, Takahiko Kudoh, Satyendra Singh Chauhan
  • Patent number: 10128219
    Abstract: A Multi-Chip Module (MCM) package includes a substrate having a plurality of metal terminals and at least a first die attach area. An encapsulant is around the substrate including on at least a portion of the topside and at least a portion of the bottomside of the package. At least a first device including at least two device terminals is attached face up on the first die attach area. At least a second device including at least two device terminals is flip-chip attached and stacked on the first device. At least one of the first device and second device include a transistor. At least one metal clip is between the first device and second device including a plurality of clip portions isolated from one another connecting at least one device terminal of each of the first device and second device to respective metal terminals of the plurality of metal terminals.
    Type: Grant
    Filed: April 25, 2013
    Date of Patent: November 13, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Marie Denison, Richard Saye, Takahiko Kudoh, Satyendra Singh Chauhan
  • Publication number: 20130285260
    Abstract: A Multi-Chip Module (MCM) package includes a substrate having a plurality of metal terminals and at least a first die attach area. An encapsulant is around the substrate including on at least a portion of the topside and at least a portion of the bottomside of the package. At least a first device including at least two device terminals is attached face up on the first die attach area. At least a second device including at least two device terminals is flip-chip attached and stacked on the first device. At least one of the first device and second device include a transistor. At least one metal clip is between the first device and second device including a plurality of clip portions isolated from one another connecting at least one device terminal of each of the first device and second device to respective metal terminals of the plurality of metal terminals.
    Type: Application
    Filed: April 25, 2013
    Publication date: October 31, 2013
    Applicant: Texas Instruments Incorporated
    Inventors: MARIE DENISON, RICHARD SAYE, TAKAHIKO KUDOH, SATYENDRA SINGH CHAUHAN
  • Publication number: 20120205354
    Abstract: A groove is formed in a metal sheet by performing an irradiation engraving operation on a first surface area of the metal sheet. The irradiation engraving operation displaces metal particles from the first surface area onto a second surface area of the metal sheet. The environment of the irradiation engraving operation is controlled to reduce the number of displaced metal particles that would otherwise weld to the second surface area.
    Type: Application
    Filed: February 14, 2011
    Publication date: August 16, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Takahiko Kudoh, Kenji Masumoto
  • Patent number: 8114706
    Abstract: A method of packaging an integrated circuit, including providing a lead frame having lead fingers, where the lead frame has a gold layer thereon on a top surface and a bottom surface. An integrated circuit die is attached to the lead frame. The gold layer is substantially removed from portions of the top surface of the lead frame. The integrated circuit die is wire bonded to the lead fingers with a plurality of wire stitches subsequent to substantially removing the gold. The die is encapsulated in a mold compound to form a packaged integrated circuit.
    Type: Grant
    Filed: April 27, 2011
    Date of Patent: February 14, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Takahiko Kudoh, Muhammad Faisal Khan
  • Publication number: 20110201158
    Abstract: A method of packaging an integrated circuit, including providing a lead frame having lead fingers, where the lead frame has a gold layer thereon on a top surface and a bottom surface. An integrated circuit die is attached to the lead frame. The gold layer is substantially removed from portions of the top surface of the lead frame. The integrated circuit die is wire bonded to the lead fingers with a plurality of wire stitches subsequent to substantially removing the gold. The die is encapsulated in a mold compound to form a packaged integrated circuit.
    Type: Application
    Filed: April 27, 2011
    Publication date: August 18, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Takahiko KUDOH, Muhammad Faisal KHAN
  • Patent number: 7956445
    Abstract: A method of packaging an integrated circuit, including providing a lead frame having lead fingers, where the lead frame has a gold layer thereon on a top surface and a bottom surface. An integrated circuit die is attached to the lead frame. The gold layer is substantially removed from portions of the top surface of the lead frame. The integrated circuit die is wire bonded to the lead fingers with a plurality of wire stitches subsequent to substantially removing the gold. The die is encapsulated in a mold compound to form a packaged integrated circuit.
    Type: Grant
    Filed: August 15, 2006
    Date of Patent: June 7, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Takahiko Kudoh, Muhammad Faisal Khan
  • Publication number: 20080290481
    Abstract: The invention provides semiconductor device packages, leadframes, and methods for their manufacture, with improved characteristics for the formation of metallurgical joints. In a disclosed preferred embodiment of a semiconductor device leadframe according to the invention, a generally rectangular sheet metal body has a semiconductor device mounting site for receiving a semiconductor device. Leadfingers extend from the proximity of the device mounting site the outer edges of the leadframe. An anchor pad is included at each corner of the leadframe body, each anchor pad having a patterned surface. According disclosed aspects of the invention, the patterned surfaces of the anchor pads may include indented, embossed, or cut-out portions. According to other aspects of the invention, patterned anchor pad surfaces are plated with a low-melting point alloy and remain exposed at the corners of an encapsulated package.
    Type: Application
    Filed: May 25, 2007
    Publication date: November 27, 2008
    Inventors: Takahiko Kudoh, Lance Cole Wright
  • Publication number: 20080157297
    Abstract: Leadframes resistant to stress and semiconductor devices incorporating such leadframes are described, including but not limited to QFN packages and the like. According to preferred embodiments disclosed herein, a stress-resistant leadframe for a semiconductor device includes a paddle for receiving a semiconductor chip. The paddle is supported with tie bars extending between the paddle and leadframe edge. One or more flexion bar included within the span of at least one of the tie bars is configured to alleviate mechanical stresses potentially encountered by the leadframe.
    Type: Application
    Filed: December 29, 2006
    Publication date: July 3, 2008
    Inventor: Takahiko Kudoh
  • Publication number: 20080044952
    Abstract: A method of packaging an integrated circuit, including providing a lead frame having lead fingers, where the lead frame has a gold layer thereon on a top surface and a bottom surface. An integrated circuit die is attached to the lead frame. The gold layer is substantially removed from portions of the top surface of the lead frame. The integrated circuit die is wire bonded to the lead fingers with a plurality of wire stitches subsequent to substantially removing the gold. The die is encapsulated in a mold compound to form a packaged integrated circuit.
    Type: Application
    Filed: August 15, 2006
    Publication date: February 21, 2008
    Applicant: Texas Instruments Incorporated
    Inventors: Takahiko Kudoh, Muhammad Faisal Khan
  • Publication number: 20060170081
    Abstract: An electronic packaging combines features of a MAP (molded array package) and a lead frame package. The package includes an electrically conductive substrate somewhat like a lead frame package but defines a grid of conductive pads rather than a multiplicity of leads as is common with a lead frame package. An electronic chip is attached to the top surface of the lead frame, and the output terminals of the electronic chip are individually electrically connected to selected connecting pads of the lead frame grid array. Both flip chips and wire bond chips may be connected to the grid array. The channels defining the grid of connecting pads extend part way through the conductive substrate and increase in width from the top surface of the lead frame to the bottom of the channel such that the molding compound is locked in place when it cures and hardens.
    Type: Application
    Filed: February 3, 2005
    Publication date: August 3, 2006
    Inventors: Mark Gerber, Takahiko Kudoh, Mutsumi Masamoto, Alejandro Hernandez-Luna