Patents by Inventor Takashi Ippoushi

Takashi Ippoushi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090011568
    Abstract: An FTI structure is employed in an isolation region making contact in a Y direction with a P-type impurity region serving as a drain region of a PMOS transistor. First, second and third N-type impurity layers serving as body regions are connected to a high potential line via fourth, fifth and sixth N-type impurity layers, respectively, and further via a seventh N-type impurity layer. The fourth to sixth N-type impurity layers are provided between an insulating layer of an SOI substrate and an element isolation insulating film in a PTI region.
    Type: Application
    Filed: September 9, 2008
    Publication date: January 8, 2009
    Applicant: Renesas Technology Corp.
    Inventors: Toshiki KANAMOTO, Masumi Yoshida, Tetsuya Watanabe, Takashi Ippoushi
  • Patent number: 7432581
    Abstract: An FTI structure is employed in an isolation region making contact in a Y direction with a P-type impurity region serving as a drain region of a PMOS transistor. First, second and third N-type impurity layers serving as body regions are connected to a high potential line via fourth, fifth and sixth N-type impurity layers, respectively, and further via a seventh N-type impurity layer. The fourth to sixth N-type impurity layers are provided between an insulating layer of an SOI substrate and an element isolation insulating film in a PTI region.
    Type: Grant
    Filed: January 23, 2006
    Date of Patent: October 7, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Toshiki Kanamoto, Masumi Yoshida, Tetsuya Watanabe, Takashi Ippoushi
  • Publication number: 20060170052
    Abstract: An FTI structure is employed in an isolation region making contact in a Y direction with a P-type impurity region serving as a drain region of a PMOS transistor. First, second and third N-type impurity layers serving as body regions are connected to a high potential line via fourth, fifth and sixth N-type impurity layers, respectively, and further via a seventh N-type impurity layer. The fourth to sixth N-type impurity layers are provided between an insulating layer of an SOI substrate and an element isolation insulating film in a PTI region.
    Type: Application
    Filed: January 23, 2006
    Publication date: August 3, 2006
    Applicant: Renesas Technology Corp.
    Inventors: Toshiki Kanamoto, Masumi Yoshida, Tetsuya Watanabe, Takashi Ippoushi