Patents by Inventor Takeaki Okabe

Takeaki Okabe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6028573
    Abstract: In a method for driving a display device, by which energy stored in a plurality of electrodes serving as a capacitive load is recovered through switches, current paths for charging said electrodes from a charge supplying source differ from current paths for discharging the electrodes for the energy recovery.
    Type: Grant
    Filed: September 17, 1996
    Date of Patent: February 22, 2000
    Assignee: Hitachi, Ltd.
    Inventors: Isamu Orita, Akihiko Kougami, Shigeo Mikoshiba, Takeaki Okabe, Kouzou Sakamoto, Masahiro Eto
  • Patent number: 6008687
    Abstract: A switching circuit has switching elements for passing-through or cutting-off signals of a positive pulse, which is a rectangular pulse rising from a low level and falling after having kept a high level for a certain time as a high voltage input signal, and a negative pulse, which is a rectangular pulse falling from a high level and rising after having kept a low level for a certain time, the switching circuit being applied to a capacitive load driving device.
    Type: Grant
    Filed: November 29, 1996
    Date of Patent: December 28, 1999
    Assignee: Hitachi, Ltd.
    Inventors: Isamu Orita, Akihiko Kougami, Shigeo Mikoshiba, Takeaki Okabe, Kouzou Sakamoto, Masahiro Eto
  • Patent number: 5379230
    Abstract: A semiconductor integrated circuit has a semiconductor output device (3) , a sensor (5) generating an electric signal (7) relevant to heat generation (6) of the output device (3) and a microprocessor unit MPU 2, inside a chip (1). The MPU (2) is constructed of a memory (20) and CPU (22). The electric signal (7) generated from the sensor (5) is processed by the CPU (22) in accordance with a stored program of the memory (20). Accordingly, the drivability of the semiconductor output device (3) can be set in an optimum state corresponding to changes in chip temperature including changes that are only momentary.
    Type: Grant
    Filed: April 25, 1994
    Date of Patent: January 3, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Masatoshi Morikawa, Isao Yoshida, Terumi Sawase, Kouzou Sakamoto, Takeaki Okabe
  • Patent number: 4885628
    Abstract: A semiconductor integrated circuit device includes a high voltage circuit and a high-speed signal processing circuit on the same chip. The high-speed signal processing circuit is made to have a stacked construction thereby to reduce the power consumption. It is also surrounded by ground potential lines so that it may be prevented from being adversely affected by a high voltage used in the high voltage circuit. Each of the high voltage elements composing the high voltage circuit has its principal surface formed at its base and collector regions with guard ring layers of the same conduction types as the respective ones of the high voltage elements. The guard ring layers extend over the elements and the semiconductor body and have lower impurity concentrations than the respective ones of the elements.
    Type: Grant
    Filed: May 8, 1989
    Date of Patent: December 5, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Yasuo Nagai, Isao Shimizu, Masatoshi Kimura, Kenji Kaneko, Takeaki Okabe, Koozoo Sakamoto
  • Patent number: 4831424
    Abstract: An insulated gate semiconductor device contains a protective element for protecting the gate electrode of an insulated gate field effect transistor. The protective element is formed of the same semiconductor layer as that of the gate electrode of the insulated gate field effect transistor and is formed integrally with the gate electrode on an insulating film formed on the surface of a semiconductor substrate.
    Type: Grant
    Filed: June 15, 1987
    Date of Patent: May 16, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Isao Yoshida, Takeaki Okabe, Mitsuo Ito, Kazutoshi Ashikawa, Tetsuo Iijima
  • Patent number: 4817066
    Abstract: A transmitter/receiver for suppling a pulse power to a transducer and receiving a signal from the transducer comprises a parallel connection of a first circuit including a first switch element connected in series with a power supply having one terminal thereof connected to a common potential point, a second circuit including a second switch element connected in series with a receiver having one end thereof connected to the common potential point, and a third circuit including the transducer having one end thereof connected to the common potential point.
    Type: Grant
    Filed: August 27, 1986
    Date of Patent: March 28, 1989
    Assignees: Hitachi, Ltd, Hitachi Medical Corp.
    Inventors: Wasao Takasugi, Ryuichi Shinomura, Takeaki Okabe
  • Patent number: 4814288
    Abstract: A method of fabricating semiconductor devices which include vertical elements and control elements. A well is formed by etching in a semiconductor substrate of a first conductivity type, and a first epitaxial layer having a second conductivity type opposite to the first conductivity type is epitaxially grown, followed by etching and/or grinding and/or polishing to fill said well. Further, a second epitaxial layer of the first conductivity type is epitaxially grown on the substrate and on the first epitaxial layer, and an impurity-doped layer of the second conductivity type for isolation is formed in the second epitaxial layer to penetrate therethrough. A first element is formed in the second epitaxial layer in a portion that corresponds to the well, and a second element having a vertical structure and having a current capability higher than that of the first element is formed except a portion of the second epitaxial layer that corresponds to the well.
    Type: Grant
    Filed: July 10, 1987
    Date of Patent: March 21, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Masatoshi Kimura, Takeaki Okabe, Isao Yoshida, Kouzou Sakamoto, Kazuo Hoya, Kouichiro Satonaka, Toyomasa Koda, Shigeo Ohtaka
  • Patent number: 4688323
    Abstract: A method for fabrication a vertical MOSFET which contains a protective element for protecting the gate electrode of an insulated gate field effect transistor. The protective element is formed of the same semiconductor layer as that of the gate electrode of the insulated gate field effect transistor and is formed integrally with the gate electrode on an insulating film formed on the surface of a semiconductor substrate.
    Type: Grant
    Filed: October 31, 1985
    Date of Patent: August 25, 1987
    Assignee: Hitachi, Ltd.
    Inventors: Isao Yoshida, Takeaki Okabe, Mitsuo Ito, Kazutoshi Ashikawa, Tetsuo Iijima
  • Patent number: 4599576
    Abstract: An insulated gate type field effect transistor for high power which has a low conductivity region surrounding a drain region and an offset gate region having a further lower conductivity adjoined thereto, wherein the length and impurity concentration are designed according to the electric characteristics of the transistor. A combination of P channel and N channel type transistors having substantially the same electric characteristics and an audio amplifying circuit using the combination are also disclosed.
    Type: Grant
    Filed: March 1, 1978
    Date of Patent: July 8, 1986
    Assignee: Hitachi, Ltd.
    Inventors: Isao Yoshida, Takeaki Okabe, Shikayuki Ochi, Hidefumi Ito, Masatomo Furumi, Masaru Takeuchi, Minoru Nagata
  • Patent number: 4492974
    Abstract: A semiconductor integrated circuit device is provided to include a vertical type MOSFET and a gate protection element for the MOSFET. The vertical type MOSFET is made up of a silicon layer of n-type conductivity formed on an n.sup.+ -type silicon substrate, a base region of p-type conductivity formed in the surface of the silicon layer of n-type conductivity, an n.sup.+ -type source region provided in the base region, and a gate electrode formed on a portion of the base region through a gate insulating film. The silicon substrate serves as the drain. The gate protection element is formed of a polycrystalline silicon layer which is provided on the base region through an insulating film and includes at least one pn junction. By virtue of forming the gate protection element over the base region rather than directly over the substrate, a more stable operation is achieved.
    Type: Grant
    Filed: February 22, 1982
    Date of Patent: January 8, 1985
    Assignee: Hitachi, Ltd.
    Inventors: Isao Yoshida, Takeaki Okabe, Mineo Katsueda, Minoru Nagata, Toshiaki Masuhara, Kazutoshi Ashikawa, Hideaki Kato, Mitsuo Ito, Shigeo Ohtaka, Osamu Minato, Yoshio Sakai
  • Patent number: 4213140
    Abstract: An insulated-gate semiconductor device wherein a first region is formed in the surface of a semiconductor substrate, the first region having a conductivity type opposite to that of the substrate, two insulated-gate FET's are formed within the first region, the drain of the first insulated-gate FET and that of the second insulated-gate FET are made common, the drains are electrically connected to the first region, and the gate of the first insulated-gate FET and the source of the second insulated-gate FET, and the gate of the second insulated-gate FET and the source of the first insulated-gate FET are respectively connected, thereby to prevent the occurrence of a negative resistance.
    Type: Grant
    Filed: July 6, 1978
    Date of Patent: July 15, 1980
    Assignee: Hitachi, Ltd.
    Inventors: Takeaki Okabe, Isao Yoshida, Mineo Katsueda, Hidefumi Ito, Masatomo Furumi, Shikayuki Ochi
  • Patent number: 4172260
    Abstract: In an insulated gate field effect transistor having a source region and a drain region of the P-conductivity type which are disposed in surface portions of a semiconductor substrate of the N-conductivity type in a manner to be spaced apart from each other, a gate electrode being disposed through an insulating film on the substrate between the source region and the drain region, an insulated gate field effect transistor wherein said drain region is disposed apart from said gate electrode, two regions of an intermediate region and a high resistance region which are of the P-conductivity type and which successively extend from said drain region towards the side of said gate electrode are disposed in surface portions of the substrate situated between said drain region and said gate electrode, said intermediate region having an impurity concentration lower than that of said drain region, said high resistance region having an impurity concentration lower than that of said intermediate region, and a source electrode
    Type: Grant
    Filed: November 21, 1977
    Date of Patent: October 23, 1979
    Assignee: Hitachi, Ltd.
    Inventors: Takeaki Okabe, Isao Yoshida, Shikayuki Ochi, Hidefumi Itoh, Masatomo Furumi, Toru Toyabe, Mineo Katsueda, Yukio Shirota