Patents by Inventor Takeshi Nojima

Takeshi Nojima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7088626
    Abstract: Two bias circuits which supply a current to a selected memory cell and a reference memory cell have the same circuit constitution. Each bias circuit includes a first active element between a power supply node and a junction node, where a current is controlled to prevent a voltage level at the junction node from fluctuating, a second active element between the power supply node and an output node, where a current is controlled such that a voltage level at the output node is changed in direction opposite to a voltage level at the junction node in other bias circuit, a third active element and a fourth active element between the junction node and a current supply node and between the output node and the current supply node, respectively, where a bias voltage is adjusted.
    Type: Grant
    Filed: February 9, 2005
    Date of Patent: August 8, 2006
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasumichi Mori, Takahiko Yoshimoto, Masahiko Watanabe, Shinsuke Anzai, Takeshi Nojima, Munetaka Masaki
  • Patent number: 6930922
    Abstract: A reading circuit, for reading data from one memory cell of a plurality of memory cells, includes a plurality of division sensing circuits each connected to the one memory cell via a sensing line corresponding thereto among a plurality of sensing lines; and a current-voltage conversion circuit for converting a current flowing through each sensing line into a sensing voltage representing a potential of the corresponding sensing line. Each division sensing circuit includes a current load circuit for supplying a current to the one memory cell via a corresponding sensing line, and a sense amplifier for sensing a potential difference between the corresponding sensing line and a corresponding reference line of a plurality of reference lines. The current load circuit included in at least one division sensing circuit has a current supply capability different from that of the current load circuit included in another division sensing circuits.
    Type: Grant
    Filed: July 29, 2003
    Date of Patent: August 16, 2005
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasumichi Mori, Takahiko Yoshimoto, Shinsuke Anzai, Takeshi Nojima
  • Publication number: 20050174859
    Abstract: Two bias circuits which supply a current to a selected memory cell and a reference memory cell have the same circuit constitution. Each bias circuit includes a first active element between a power supply node and a junction node, where a current is controlled to prevent a voltage level at the junction node from fluctuating, a second active element between the power supply node and an output node, where a current is controlled such that a voltage level at the output node is changed in direction opposite to a voltage level at the junction node in other bias circuit, a third active element and a fourth active element between the junction node and a current supply node and between the output node and the current supply node, respectively, where a bias voltage is adjusted.
    Type: Application
    Filed: February 9, 2005
    Publication date: August 11, 2005
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Yasumichi Mori, Takahiko Yoshimoto, Masahiko Watanabe, Shinsuke Anzai, Takeshi Nojima, Munetaka Masaki
  • Publication number: 20040047207
    Abstract: A reading circuit, for reading data from one memory cell of a plurality of memory cells, includes a plurality of division sensing circuits each connected to the one memory cell via a sensing line corresponding thereto among a plurality of sensing lines; and a current-voltage conversion circuit for converting a current flowing through each sensing line into a sensing voltage representing a potential of the corresponding sensing line. Each division sensing circuit includes a current load circuit for supplying a current to the one memory cell via a corresponding sensing line, and a sense amplifier for sensing a potential difference between the corresponding sensing line and a corresponding reference line of a plurality of reference lines. The current load circuit included in at least one division sensing circuit has a current supply capability different from that of the current load circuit included in another division sensing circuits.
    Type: Application
    Filed: July 29, 2003
    Publication date: March 11, 2004
    Inventors: Yasumichi Mori, Takahiko Yoshimoto, Shinsuke Anzai, Takeshi Nojima
  • Patent number: 5852570
    Abstract: The semiconductor memory device of the invention includes: a semiconductor substrate; a first block; a second block adjacent to the first block; a main bitline; a first auxiliary conductive region; a first select transistor; and a first select line.
    Type: Grant
    Filed: May 30, 1997
    Date of Patent: December 22, 1998
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasuhiro Hotta, Takeshi Nojima, Koji Komatsu