Patents by Inventor Tanmay Zargar

Tanmay Zargar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8957711
    Abstract: Phase slope is controlled in a phase locked loop wherein a phase error signal controlling a controlled oscillator has a proportional component and an integral component, by determining whether the proportional component falls within a range bounded by upper and lower limit values. The proportional component is combined with the integral component if the proportional component falls within the range to provide the phase error signal. Otherwise, the proportional component is modified to meet a phase slope requirement while leaving the integral component unmodified. The modified proportional component is combined with the unmodified integral component to provide the phase error signal.
    Type: Grant
    Filed: April 28, 2014
    Date of Patent: February 17, 2015
    Assignee: Microsemi Semiconductor ULC
    Inventors: Q. Gary Jin, Kamran Rahbar, Krste Mitric, Tanmay Zargar
  • Patent number: 8907706
    Abstract: A phase-locked loop to is simultaneously synchronized to high and low frequency clocks by (i) locking an output of the phase-locked loop to a high-frequency reference clock, (ii) measuring at a high rate a first phase difference between the high-frequency reference clock and the output of the phase-locked loop, (iii) measuring at a high rate a second phase difference between a low-frequency reference clock and the output of the phase-locked loop; (iv) computing at a low rate from said first and second phase differences a third phase difference between the high-frequency and low frequency clocks; (v) combining at a low rate said third phase difference with said second phase-difference to obtain a total phase difference; and (vi) adjusting the output of the phase-locked loop at a low rate to reduce the obtained total phase difference.
    Type: Grant
    Filed: April 28, 2014
    Date of Patent: December 9, 2014
    Assignee: Microsemi Semiconductor ULC
    Inventors: Krste Mitric, Paul Schram, Tanmay Zargar, David Colby, Cathy Zhang, Robertus van der Valk
  • Publication number: 20140320186
    Abstract: Phase slope is controlled in a phase locked loop wherein a phase error signal controlling a controlled oscillator has a proportional component and an integral component, by determining whether the proportional component falls within a range bounded by upper and lower limit values. The proportional component is combined with the integral component if the proportional component falls within the range to provide the phase error signal. Otherwise, the proportional component is modified to meet a phase slope requirement while leaving the integral component unmodified. The modified proportional component is combined with the unmodified integral component to provide the phase error signal.
    Type: Application
    Filed: April 28, 2014
    Publication date: October 30, 2014
    Applicant: Microsemi Semiconductor ULC
    Inventors: Q. Gary Jin, Kamran Rahbar, Krste Mitric, Tanmay Zargar
  • Publication number: 20140320181
    Abstract: A phase-locked loop to is simultaneously synchronized to high and low frequency clocks by (i) locking an output of the phase-locked loop to a high-frequency reference clock, (ii) measuring at a high rate a first phase difference between the high-frequency reference clock and the output of the phase-locked loop, (iii) measuring at a high rate a second phase difference between a low-frequency reference clock and the output of the phase-locked loop; (iv) computing at a low rate from said first and second phase differences a third phase difference between the high-frequency and low frequency clocks; (v) combining at a low rate said third phase difference with said second phase-difference to obtain a total phase difference; and (vi) adjusting the output of the phase-locked loop at a low rate to reduce the obtained total phase difference.
    Type: Application
    Filed: April 28, 2014
    Publication date: October 30, 2014
    Applicant: Microsemi Semiconductor ULC
    Inventors: Krste Mitric, Paul Schram, Tanmay Zargar, David Colby, Cathy Zhang, Robertus Van der Valk