Patents by Inventor Te-Tsung Chao

Te-Tsung Chao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7588963
    Abstract: A stacked, multi-die semiconductor device and method of forming thereof. A preferred embodiment comprises disposing a stack of semiconductor dies to a substrate. The stacking arrangement is such that a lateral periphery of an upper die is cantilevered over a lower die thereby forming a recess. A supporting adhesive layer containing a filler is disposed upon the substrate about the lateral periphery of the lower die and substantially filling the recess. In one preferred embodiment, the filler comprises microspheres. In another preferred embodiment, the filler comprises a dummy die, an active die, or a passive die.
    Type: Grant
    Filed: July 28, 2006
    Date of Patent: September 15, 2009
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Te-Tsung Chao, Mirng-Ji Lii, Chung-Yi Lin, Abel Chang
  • Publication number: 20060270112
    Abstract: A stacked, multi-die semiconductor device and method of forming thereof. A preferred embodiment comprises disposing a stack of semiconductor dies to a substrate. The stacking arrangement is such that a lateral periphery of an upper die is cantilevered over a lower die thereby forming a recess. A supporting adhesive layer containing a filler is disposed upon the substrate about the lateral periphery of the lower die and substantially filling the recess. In one preferred embodiment, the filler comprises microspheres. In another preferred embodiment, the filler comprises a dummy die, an active die, or a passive die.
    Type: Application
    Filed: July 28, 2006
    Publication date: November 30, 2006
    Inventors: Te-Tsung Chao, Mirng-Ji Lii, Chung-Yi Lin, Abel Chang
  • Patent number: 7116002
    Abstract: A stacked, multi-die semiconductor device and method of forming thereof. A preferred embodiment comprises disposing a stack of semiconductor dies to a substrate. The stacking arrangement is such that a lateral periphery of an upper die is cantilevered over a lower die thereby forming a recess. A supporting adhesive layer containing a filler is disposed upon the substrate about the lateral periphery of the lower die and substantially filling the recess. In one preferred embodiment, the filler comprises microspheres. In another preferred embodiment, the filler comprises a dummy die, an active die, or a passive die.
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: October 3, 2006
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Te-Tsung Chao, Mirng-Ji Lii, Chung-Yi Lin, Abel Chang
  • Publication number: 20060109014
    Abstract: A probe card having a member for sending and receiving electrical signals for operational testing of a semiconductor integrated circuit, and a plurality of probe pins extending from the member in a manner which causes free ends of the pins to contact wafer test pads substantially across a maximum dimension of the pads. Also, a test pad for a wafer or a substrate having a pad of electrically conductive material disposed in an area between seal rings of the wafer or substrate, the pad having a shape and/or a rotational orientation within the area between the seal rings that minimizes pad material immediately adjacent the seal rings.
    Type: Application
    Filed: November 23, 2004
    Publication date: May 25, 2006
    Inventors: Te-Tsung Chao, Chao-Yuan Su, Pei-Haw Tsao, Chender Huang
  • Publication number: 20050248019
    Abstract: A stacked, multi-die semiconductor device and method of forming thereof. A preferred embodiment comprises disposing a stack of semiconductor dies to a substrate. The stacking arrangement is such that a lateral periphery of an upper die is cantilevered over a lower die thereby forming a recess. A supporting adhesive layer containing a filler is disposed upon the substrate about the lateral periphery of the lower die and substantially filling the recess. In one preferred embodiment, the filler comprises microspheres. In another preferred embodiment, the filler comprises a dummy die, an active die, or a passive die.
    Type: Application
    Filed: June 30, 2004
    Publication date: November 10, 2005
    Inventors: Te-Tsung Chao, Mirng-Ji Lii, Chung-Yi Lin, Abel Chang
  • Patent number: 6849523
    Abstract: A process for separating IC dies from a wafer substrate. In one embodiment, complete separation channels are initially cut through the wafer between dies along one axis. Next, partial separation channels are cut into the wafer along an intersecting axis, leaving wafer material connecting adjacent dies. In another embodiment, partial separation channels are cut into the wafer along one axis, after which complete separation channels are cut through the wafer along the intersecting axis. In still another embodiment, partial separation channels are cut along both axes.
    Type: Grant
    Filed: March 12, 2003
    Date of Patent: February 1, 2005
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd
    Inventors: Te-Tsung Chao, Shu-Shen Chiu
  • Publication number: 20040180514
    Abstract: A process for separating IC dies from a wafer substrate. In one embodiment, complete separation channels are initially cut through the wafer between dies along one axis. Next, partial separation channels are cut into the wafer along an intersecting axis, leaving wafer material connecting adjacent dies. In another embodiment, partial separation channels are cut into the wafer along one axis, after which complete separation channels are cut through the wafer along the intersecting axis. In still another embodiment, partial separation channels are cut along both axes.
    Type: Application
    Filed: March 12, 2003
    Publication date: September 16, 2004
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Te-Tsung Chao, Shu-Shen Chiu
  • Patent number: 6468813
    Abstract: A method of automatic identifying and skipping defective work pieces mainly utilizes a reject eye formed inside the die covering area on a substrate to automatically determine whether the skipping procedure is triggered or not. The method of the present invention comprises the steps of: finding and aligning the die eye of the die as well as the lead eye of the substrate; finding the reject eye when the die eye and the lead eye is evaluated as not being present; stopping the wire bonding operation and skipping to next work piece when the reject eye is located. The method of present invention is capable of automatically determining whether the skipping procedure is triggered or not thereby reducing operating down time and increasing throughput.
    Type: Grant
    Filed: May 1, 2000
    Date of Patent: October 22, 2002
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Te Tsung Chao, Hui Chin Fang
  • Patent number: 6405357
    Abstract: A method for positioning bond pads in a semiconductor die comprises the steps of (I) setting parameters including (a) setting a baseline pad pitch to a first value, (b) setting a first pad position equal to a first pad value and (c) providing a focal point; (II) determining a first angle between a first line through a center of the first pad position and the focal point and a second line through a center of the semiconductor die and normal to the edge; (III) determining a first pad spacing increment value equal to the first value divided by a cosine of the first angle; (IV) setting a second pad position equal to a second pad value, wherein the second pad value at least equals the first pad value plus the first value if both of the first bond pad and the second bond pad are ground pad or power pad with the same potential, else the second pad value at least equals the first pad value plus the first pad spacing increment value; and (V) using the first and second pad values to respectively position a first bond p
    Type: Grant
    Filed: May 2, 2000
    Date of Patent: June 11, 2002
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Te Tsung Chao, Hui Chin Fang
  • Patent number: 6391759
    Abstract: A bonding method which prevents wire sweep and the wire structure thereof mainly provide the pre-shifted wire between the first bonding point and the second bonding point and counter to the mold flow from the side thus intensifying the strength of the wire structure and increasing the deformation space of the wire sustaining mold flow.
    Type: Grant
    Filed: April 27, 2000
    Date of Patent: May 21, 2002
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Te-Tsung Chao, Hui-Chin Fang
  • Patent number: 6291898
    Abstract: A BGA package includes a chip with an array pad design disposed on the upper surface of a substrate. The chip has a plurality of bonding pads located about the periphery thereof, and the bonding pads of the chip are positioned in three rows, an inner row, a middle row, and an outer row along the sides of the chip. Only power supply pads and ground pads are designed to be located in the outer row of bonding pads, and all of the I/O pads are designed to be located in the middle row of the bonding pads and the inner row of the bonding pads.
    Type: Grant
    Filed: March 27, 2000
    Date of Patent: September 18, 2001
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Yung I Yeh, Te Tsung Chao, Ya Ping Hung, Hui Chin Fang