Patents by Inventor Thomas Cowell

Thomas Cowell has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200391169
    Abstract: Provided herein are multiplexible particle systems and related methods of making and using the multiplexible particle systems. A plurality of monodisperse polymer particle populations are provided, wherein each population has a unique electrical parameter for multiplexed detection by flow through a spatially confined electric field, and the distribution of the electrical parameter within each population is sufficiently narrow for reliable multiplex detection. The density difference between populations may be relatively uniform, such as within 30%, including within 30% of a suspending solution density for when the particles are flowed through a confined electric field and detected in a multiplex manner by a change in the electric parameter measured by a counting device. Relatively uniform density of particles is important for ensuring minimal settling while the plurality of particle populations flow together under a single flow regime.
    Type: Application
    Filed: May 26, 2020
    Publication date: December 17, 2020
    Inventors: Hee-Sun HAN, Rashid BASHIR, Thomas COWELL, Enrique VALERA, Anurup GANGULI
  • Publication number: 20080104290
    Abstract: A buffer device for testing a memory subsystem. The buffer device includes a parallel bus port adapted for connection to a slow speed bus and a serial bus port adapted for connection to a high speed bus. The high speed bus operates at a faster speed than the slow speed bus. The buffer device also includes a bus converter having a standard operating mode for converting serial packetized input data received via the serial bus port into parallel bus output data for output via the parallel bus port. The buffer device also includes an alternate operating mode for converting parallel bus input data received via the parallel bus port into serial packetized output data for output via the serial bus port. The serial packetized input data is consistent in function and timing to the serial packetized output data.
    Type: Application
    Filed: January 9, 2008
    Publication date: May 1, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Thomas Cowell, Kevin Gower, Frank LaPietra
  • Publication number: 20080065938
    Abstract: A buffered memory module including a downstream buffer, a downstream receiver, an upstream driver, an upstream receiver. The downstream buffer and the downstream receiver are both adapted for connection to a downstream memory bus in a packetized cascaded interconnect memory subsystem. The upstream driver and the upstream receiver are both adapted for connection to an upstream memory bus in the memory subsystem. During a test of the memory module, the upstream driver is connected to the downstream receiver and the downstream driver is connected to the upstream receiver. The memory module also includes one or more storage registers, a microprocessor and a service interface port. The microprocessor includes instructions for executing the test of the memory module including storing results of the test in the storage registers. The service interface port receives service interface signals that initiate the execution of the test and accesses the storage registers to determine the results of the test.
    Type: Application
    Filed: November 9, 2007
    Publication date: March 13, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Thomas Cowell, Frank Ferriaolo, Kevin Gower, Frank LaPietra
  • Publication number: 20060117233
    Abstract: A buffered memory module including a downstream buffer, a downstream receiver, an upstream driver, an upstream receiver. The downstream buffer and the downstream receiver are both adapted for connection to a downstream memory bus in a packetized cascaded interconnect memory subsystem. The upstream driver and the upstream receiver are both adapted for connection to an upstream memory bus in the memory subsystem. During a test of the memory module, the upstream driver is connected to the downstream receiver and the downstream driver is connected to the upstream receiver. The memory module also includes one or more storage registers, a microprocessor and a service interface port. The microprocessor includes instructions for executing the test of the memory module including storing results of the test in the storage registers. The service interface port receives service interface signals that initiate the execution of the test and accesses the storage registers to determine the results of the test.
    Type: Application
    Filed: October 29, 2004
    Publication date: June 1, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Thomas Cowell, Frank Ferriaolo, Kevin Gower, Frank LaPietra
  • Publication number: 20060107186
    Abstract: A buffer device for testing a memory subsystem. The buffer device includes a parallel bus port adapted for connection to a slow speed bus and a serial bus port adapted for connection to a high speed bus. The high speed bus operates at a faster speed than the slow speed bus. The buffer device also includes a bus converter having a standard operating mode for converting serial packetized input data received via the serial bus port into parallel bus output data for output via the parallel bus port. The buffer device also includes an alternate operating mode for converting parallel bus input data received via the parallel bus port into serial packetized output data for output via the serial bus port. The serial packetized input data is consistent in function and timing to the serial packetized output data.
    Type: Application
    Filed: October 29, 2004
    Publication date: May 18, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Thomas Cowell, Kevin Gower, Frank LaPietra