Patents by Inventor Tim J. Dupuis

Tim J. Dupuis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6125077
    Abstract: A mixed signal integrated circuit is provided having analog and digital circuits coupled to receive respective analog and digital clocking signals. The analog circuit portion may involve switched capacitors which charge and discharge based on timing of the analog clocking signal. The critical sampling moments mandated by the analog clocking signal are purposefully delayed after a quiet time so that pre-existing, digitally induced noise does not impute error in the sampled or loaded voltages. A clocking generator is therefore presented which delays rising edges of the digital clocking signal from falling edges of the analog clocking signal. The amount of delay is chosen to ensure that asynchronously generated noise arising from the digital clocking signal does not substantially affect the critical sampled or loaded voltages. The digital circuit portion can therefore include a memory element having transitory bit lines and a sense amplifier coupled to receive voltages on those bit lines.
    Type: Grant
    Filed: April 20, 1999
    Date of Patent: September 26, 2000
    Assignee: Oak Technology, Inc.
    Inventors: Moises E. Robinson, Tim J. Dupuis
  • Patent number: 6057793
    Abstract: An analog-to-digital converter is provided for producing digital signal representative of analog signals. Noise induced upon the digital signals can be substantially removed using a digital decimation filter. The decimation filter includes a front-end portion which receives the digital data at a relatively high sample rate and performs filtering operations with minimal complexity. Preferably, the front-end portion includes at least one stage of filtering and more preferably at least two filter stages, each of which perform interpolation separate from decimation. According to one embodiment, the first stage of the front-end portion involves decimation and the latter stage or stages of that portion involves a combination of interpolation and decimation. The cumulative effect is to reduce the sample rate of the incoming data stream produced by, for example, a quantizer to a value which can be more easily manipulated by the back-end portion of the digital decimation filter.
    Type: Grant
    Filed: June 12, 1998
    Date of Patent: May 2, 2000
    Assignee: Oak Technology, Inc.
    Inventors: Xue-Mei Gong, Tim J. Dupuis, Jinghui Lu, Korhan Titizer
  • Patent number: 5943290
    Abstract: A mixed signal integrated circuit is provided having analog and digital circuits coupled to receive respective analog and digital clocking signals. The analog circuit portion may involve switched capacitors which charge and discharge based on timing of the analog clocking signal. The critical sampling moments mandated by the analog clocking signal are purposefully delayed after a quiet time so that pre-existing, digitally induced noise does not impute error in the sampled or loaded voltages. A clocking generator is therefore presented which delays rising edges of the digital clocking signal from falling edges of the analog clocking signal. The amount of delay is chosen to ensure that asynchronously generated noise arising from the digital clocking signal does not substantially affect the critical sampled or loaded voltages. The digital circuit portion can therefore include a memory element having transitory bit lines and a sense amplifier coupled to receive voltages on those bit lines.
    Type: Grant
    Filed: June 12, 1998
    Date of Patent: August 24, 1999
    Assignee: Oak Technology, Inc.
    Inventors: Moises E. Robinson, Tim J. Dupuis