Patents by Inventor Tsyr-Chyang Ho

Tsyr-Chyang Ho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6642746
    Abstract: A phase detector is described that includes a load circuit that presents both a high differential impedance and a low common mode impedance. The load circuit is coupled to (1) a power supply and (2) a first node and a second node. The first and second nodes form an output of the phase detector. A capacitive circuit has (1) a first capacitor coupled to the first node and ground and (2) a second capacitor coupled to the second node and ground. A first circuit is coupled to the first and second nodes for detecting a phase difference between a first signal and a second signal. A second circuit is coupled to the first and second nodes for detecting the phase difference between the first and second signals and for minimizing phase detection error of the first circuit such that the phase difference between the first and second signals can be detected with minimized phase detection error. Each of the first and second circuits receives the first and second signals and a reference signal.
    Type: Grant
    Filed: September 20, 2002
    Date of Patent: November 4, 2003
    Assignee: Rambus Inc.
    Inventors: Kevin S. Donnelly, Thomas H. Lee, Tsyr-Chyang Ho
  • Patent number: 6643787
    Abstract: A bus system comprising a master connected to one or more slave devices via a bus is disclosed. The bus system is able to effectively communicate control information during a calibration phase and to individually determine appropriate timing and/or voltage offsets for each slave device. The offsets are used to optimize transfer timing (including duty cycle characteristics), signal equalization, and voltage levels for data exchanged between the master and the slave devices.
    Type: Grant
    Filed: October 19, 1999
    Date of Patent: November 4, 2003
    Assignee: Rambus Inc.
    Inventors: Jared LeVan Zerbe, Kevin S. Donnelly, Stefanos Sidiropoulos, Donald C. Stark, Mark A. Horowitz, Leung Yu, Roxanne Vu, Jun Kim, Bruno W. Garlepp, Tsyr-Chyang Ho, Benedict Chung-Kwong Lau
  • Publication number: 20030016057
    Abstract: A phase detector is described that includes a load circuit that presents both a high differential impedance and a low common mode impedance. The load circuit is coupled to (1) a power supply and (2) a first node and a second node. The first and second nodes form an output of the phase detector. A capacitive circuit has (1) a first capacitor coupled to the first node and ground and (2) a second capacitor coupled to the second node and ground. A first circuit is coupled to the first and second nodes for detecting a phase difference between a first signal and a second signal. A second circuit is coupled to the first and second nodes for detecting the phase difference between the first and second signals and for minimizing phase detection error of the first circuit such that the phase difference between the first and second signals can be detected with minimized phase detection error. Each of the first and second circuits receives the first and second signals and a reference signal.
    Type: Application
    Filed: September 20, 2002
    Publication date: January 23, 2003
    Inventors: Kevin S. Donnelly, Thomas H. Lee, Tsyr-Chyang Ho
  • Patent number: 6480035
    Abstract: A phase detector is described that includes a load circuit that presents both a high differential impedance and a low common mode impedance. The load circuit is coupled to (1) a power supply and (2) a first node and a second node. The first and second nodes form an output of the phase detector. A capacitive circuit has (1) a first capacitor coupled to the first node and ground and (2) a second capacitor coupled to the second node and ground. A first circuit is coupled to the first and second nodes for detecting a phase difference between a first signal and a second signal. A second circuit is coupled to the first and second nodes for detecting the phase difference between the first and second signals and for minimizing phase detection error of the first circuit such that the phase difference between the first and second signals can be detected with minimized phase detection error. Each of the first and second circuits receives the first and second signals and a reference signal.
    Type: Grant
    Filed: November 6, 2000
    Date of Patent: November 12, 2002
    Assignee: Rambus, Inc.
    Inventors: Kevin S. Donnelly, Thomas H. Lee, Tsyr-Chyang Ho
  • Patent number: 6340900
    Abstract: A phase detector is described that includes a load circuit that presents both a high differential impedance and a low common mode impedance. The load circuit is coupled to (1) a power supply and (2) a first node and a second node. The first and second nodes form an output of the phase detector. A capacitive circuit has (1) a first capacitor coupled to the first node and ground and (2) a second capacitor coupled to the second node and ground. A first circuit is coupled to the first and second nodes for detecting a phase difference between a first signal and a second signal. A second circuit is coupled to the first and second nodes for detecting the phase difference between the first and second signals and for minimizing phase detection error of the first circuit such that the phase difference between the first and second signals can be detected with minimized phase detection error. Each of the first and second circuits receives the first and second signals and a reference signal.
    Type: Grant
    Filed: January 2, 1996
    Date of Patent: January 22, 2002
    Assignee: Rambus, Inc.
    Inventors: Kevin S. Donnelly, Thomas H. Lee, Tsyr-Chyang Ho
  • Patent number: 6047346
    Abstract: An interface circuit providing a high speed bus. According to one embodiment, the interface circuitry includes a plurality of I/O pins coupled to a plurality of bus drivers, wherein each bus driver is configured to adjust the rise time, fall time, and drive strength of outputs signal on the I/O pins based on process-voltage-temperature ("PVT") conditions. The circuitry used to adjust the I/O outputs includes a slew rate control circuit, a current control circuit, and a delay lock loop ("DLL").
    Type: Grant
    Filed: February 2, 1998
    Date of Patent: April 4, 2000
    Assignee: Rambus Inc.
    Inventors: Benedict C. Lau, Jason Wei, Tsyr-Chyang Ho, Samir A. Patel, Yiu-Fai Chan
  • Patent number: 5614855
    Abstract: A delay locked loop (DLL) is described in which a phase detector compares the phase of the output of the DLL with that of a reference input. The output of the phase comparator drives a differential charge pump which functions to integrate the phase comparator output signal over time. The charge pump output controls a phase shifter with unlimited range that adjusts the phase of the DLL output so that the output of the phase comparator is high 50% of the time on average. Because the DLL adjusts the phase shifter until the output of the phase detector is high 50% of the time, on average, the relationship of the DLL output clock to the input reference clock depends only on the type of phase detector used.
    Type: Grant
    Filed: August 21, 1995
    Date of Patent: March 25, 1997
    Assignee: Rambus, Inc.
    Inventors: Thomas H. Lee, Kevin S. Donnelly, Tsyr-Chyang Ho, Mark G. Johnson
  • Patent number: 5572158
    Abstract: A circuit is provided which actively corrects the duty cycle of a periodic signal such as a clock signal. The amplifier circuit includes a duty cycle error measurement circuit which measures the error of the output signal from a predetermined duty cycle, for example, 50% duty cycle. A correcting signal is generated from the error signal output by the duty cycle error measurement circuit. The correcting signal is combined with the uncorrected input signal to the circuit to function to offset the signal in order to correct the duty cycle, the combined signals are input to an integrating capacitance to generate a slew limited signal. By varying the amount of the correcting signal and therefore the symmetry of the slew limited signal, the duty cycle of the output can be varied to generate a signal with the desired duty cycle.
    Type: Grant
    Filed: September 18, 1995
    Date of Patent: November 5, 1996
    Assignee: Rambus, Inc.
    Inventors: Thomas H. Lee, Kevin S. Donnelly, Tsyr-Chyang Ho
  • Patent number: 5554945
    Abstract: A voltage-controlled phase shift apparatus having an unlimited range for producing an output signal that varies in phase from an input signal by a predetermined phase difference. The phase shift apparatus includes a first delay circuit coupled to receive the input signal, the first delay circuit for outputting a first intermediate signal that is .alpha. degrees out of phase with the input signal, a second intermediate signal that is .beta. degrees out of phase with the first intermediate signal, a third intermediate signal that is 180 degrees out of phase with the first intermediate signal, and a fourth intermediate signal that is 180 degrees out of phase with the second intermediate signal.
    Type: Grant
    Filed: February 15, 1994
    Date of Patent: September 10, 1996
    Assignee: Rambus, Inc.
    Inventors: Thomas H. Lee, Kevin S. Donnelly, Tsyr-Chyang Ho