Patents by Inventor Tun-Fu Hung

Tun-Fu Hung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7592240
    Abstract: A fabrication method for forming a gate structure through an amorphous silicon layer includes providing a substrate layer, forming an amorphous silicon layer of a selected thickness on the substrate layer at a reaction temperature between about 520° C. and 560° C., and forming a doped amorphous silicon layer in a upper portion of the amorphous silicon layer at a reaction temperature between about 520° C. and 560° C.
    Type: Grant
    Filed: August 12, 2005
    Date of Patent: September 22, 2009
    Assignee: Mosel Vitelic, Inc.
    Inventors: Jen Chieh Chang, Shih-Chi Lai, Yi Fu Chung, Tun-Fu Hung
  • Publication number: 20080280430
    Abstract: A method of forming films in a trench is applied to the manufacturing process of a power MOS device. In one embodiment, the method comprises providing a semiconductor substrate, forming a trench in the semiconductor substrate, forming a first dielectric layer on sidewalls of the trench, forming a second dielectric layer on the first dielectric layer, and forming a polysilicon layer in the trench. The method of forming films in a trench of the present invention can reduce or eliminate the thermal stress resulting from the different thermal expansion coefficients of different material layers after high temperature process.
    Type: Application
    Filed: May 15, 2008
    Publication date: November 13, 2008
    Applicant: Mosel Vitelic, Inc.
    Inventors: Shih-Chi Lai, Tun-Fu Hung, Yi-Fu Chung, Jen-Chieh Chang
  • Patent number: 7118971
    Abstract: Embodiments of the invention relate to a fabrication method of an electronic device, more particularly to a fabrication method of a power device in which an oxide layer at the bottom of the trench is provided to reduce Miller capacitance and further reduce RC delay. In one embodiment, a method for forming an oxide layer at the bottom of a trench comprises providing a first substrate with at least one trench therein; forming a first oxide layer on the bottom and sidewalls of the trench; removing the first oxide layer at the bottom of the trench; and forming a second oxide layer at the bottom of the trench.
    Type: Grant
    Filed: October 8, 2004
    Date of Patent: October 10, 2006
    Assignee: Mosel Vitelic, Inc.
    Inventors: Jen-Chieh Chang, Yi-Fu Chung, Tun-Fu Hung
  • Publication number: 20060046364
    Abstract: A fabrication method for forming a gate structure through an amorphous silicon layer includes providing a substrate layer, forming an amorphous silicon layer of a selected thickness on the substrate layer at a reaction temperature between about 520° C. and 560° C., and forming a doped amorphous silicon layer in a upper portion of the amorphous silicon layer at a reaction temperature between about 520° C. and 560° C.
    Type: Application
    Filed: August 12, 2005
    Publication date: March 2, 2006
    Applicant: MOSEL VITELIC, INC.
    Inventors: Jen Chang, Shih-Chi Lai, Yi Chung, Tun-Fu Hung
  • Publication number: 20050287734
    Abstract: Embodiments of the invention relate to a fabrication method of an electronic device, more particularly to a fabrication method of a power device in which an oxide layer at the bottom of the trench is provided to reduce Miller capacitance and further reduce RC delay. In one embodiment, a method for forming an oxide layer at the bottom of a trench comprises providing a first substrate with at least one trench therein; forming a first oxide layer on the bottom and sidewalls of the trench; removing the first oxide layer at the bottom of the trench; and forming a second oxide layer at the bottom of the trench.
    Type: Application
    Filed: October 8, 2004
    Publication date: December 29, 2005
    Applicant: MOSEL VITELIC, INC.
    Inventors: Jen-Chieh Chang, Yi-Fu Chung, Tun-Fu Hung
  • Publication number: 20050266641
    Abstract: A method of forming films in a trench is applied to the manufacturing process of a power MOS device. In one embodiment, the method comprises providing a semiconductor substrate, forming a trench in the semiconductor substrate, forming a first dielectric layer on sidewalls of the trench, forming a second dielectric layer on the first dielectric layer, and forming a polysilicon layer in the trench. The method of forming films in a trench of the present invention can reduce or eliminate the thermal stress resulting from the different thermal expansion coefficients of different material layers after high temperature process.
    Type: Application
    Filed: October 8, 2004
    Publication date: December 1, 2005
    Applicant: MOSEL VITELIC, INC.
    Inventors: Shih-Chi Lai, Tun-Fu Hung, Yi-Fu Chung, Jen-Chieh Chang
  • Patent number: 6265233
    Abstract: A method for determining a crack limit of a target film deposited on a wafer in production after a post annealing procedure is disclosed. The crack limit is determined by adopting and adjusting the thermal shrinkage rates of a plurality of target films deposited on bare wafers and annealed. The test results on bare wafers can be applied to the production wafers to prevent from film cracking and/or inspect instrumental conditions.
    Type: Grant
    Filed: June 4, 1999
    Date of Patent: July 24, 2001
    Assignee: Mosel Vitelic, Inc.
    Inventors: Jason C. S. Chu, Jerry C. S. Lin, Roger Tun-Fu Hung, Chih-Ta Wu
  • Patent number: 6242365
    Abstract: A method for preventing a target film deposited on a wafer in production from cracking after a post annealing procedure is disclosed. The method is performed by previously determining a crack limit before the target film is deposited on the wafer in production. The crack limit is determined by adopting and adjusting the thermal shrinkage rates of a plurality of target films deposited on bare wafers and annealed. After the crack limit is determined, a system-adjusting step and a reconfirmation step are performed, if necessary, to make sure the system conditions determined by the test results on bare wafers are suitably applied to the production wafers to prevent from film cracking. Moreover, the instrumental conditions can be inspected and tuned accordingly.
    Type: Grant
    Filed: June 4, 1999
    Date of Patent: June 5, 2001
    Assignee: Mosel Vitelic, Inc.
    Inventors: Jason C. S. Chu, Jerry C. S. Lin, Roger Tun-Fu Hung, Chih-Ta Wu
  • Patent number: 6150238
    Abstract: A method for fabricating a trench isolation is disclosed. First, a first insulated layer having a void is formed within the trench of the semiconductor. Next, the upper portion of said first insulated layer is etched to remove the void of said first insulated layer. Then, a second insulated layer having a void is formed over the first insulated layer. Next, the upper portion of said second insulated layer is etched to remove the void of said second insulated layer, thereby forming a trench isolation including the remainder of said first and second insulated layers.
    Type: Grant
    Filed: May 17, 1999
    Date of Patent: November 21, 2000
    Assignee: Mosel Vitelic, Inc.
    Inventors: Chih-Ta Wu, Wen-Jet Su, Tun-Fu Hung, Ming-Ren Chi