Patents by Inventor Ui Yeon WON

Ui Yeon WON has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11742433
    Abstract: Disclosed is a floating gate memristor device comprising: a substrate; a floating gate disposed on the substrate; an insulating layer covering the floating gate; a first electrode including a plurality of control terminals disposed on the insulating layer and spaced apart from each other, wherein the plurality of control terminals vertically overlap the floating gate; a second electrode spaced away from the first electrode, wherein a ground voltage is applied to the second electrode; and a third electrode disposed on the substrate and electrically connected to the floating gate.
    Type: Grant
    Filed: August 24, 2022
    Date of Patent: August 29, 2023
    Assignee: Research & Business Foundation Sungkyunkwan University
    Inventors: Woo Jong Yu, Ui Yeon Won, Quoc An Vu
  • Publication number: 20230112478
    Abstract: An embodiment memory device includes a drain electrode disposed on a semiconductor substrate, a channel region in contact with the drain electrode, a source electrode in contact with the channel region, and a floating gate region in contact with the source electrode and the drain electrode, the floating gate region including a nano-dot region including at least one nano-dot gate, wherein the drain electrode is overlapped with the nano-dot region, and wherein the nano-dot region is overlapped with the channel region.
    Type: Application
    Filed: July 25, 2022
    Publication date: April 13, 2023
    Inventors: Jong Seok Lee, Tae Ho Jeong, Ui Yeon Won, Woo Jong Yu
  • Publication number: 20230067092
    Abstract: Disclosed is a floating gate memristor device comprising: a substrate; a floating gate disposed on the substrate; an insulating layer covering the floating gate; a first electrode including a plurality of control terminals disposed on the insulating layer and spaced apart from each other, wherein the plurality of control terminals vertically overlap the floating gate; a second electrode spaced away from the first electrode, wherein a ground voltage is applied to the second electrode; and a third electrode disposed on the substrate and electrically connected to the floating gate.
    Type: Application
    Filed: August 24, 2022
    Publication date: March 2, 2023
    Applicant: Research & Business Foundation Sungkyunkwan University
    Inventors: Woo Jong YU, Ui Yeon WON, Quoc An VU
  • Publication number: 20230024729
    Abstract: A two-terminal memory device including: a substrate; a source and a drain formed to face each other on an upper surface of the substrate; a ferroelectric layer connected to the source and the drain and formed between the source and the drain; and an extended drain extending from the drain and laminated on the ferroelectric layer. The two-terminal memory device may be applied as a cross-point type and neuromorphic device capable of implementing multi-resistance levels with multi-layer switchable resistance layers.
    Type: Application
    Filed: September 30, 2021
    Publication date: January 26, 2023
    Applicants: HYUNDAI MOTOR COMPANY, KIA CORPORATION
    Inventors: Ui-Yeon Won, Jong-Seok Lee, Sang-Hyeok Yang
  • Patent number: 11462647
    Abstract: Disclosed is a floating gate memristor device comprising: a substrate; a floating gate disposed on the substrate; an insulating layer covering the floating gate; a first electrode including a plurality of control terminals disposed on the insulating layer and spaced apart from each other, wherein the plurality of control terminals vertically overlap the floating gate; a second electrode spaced away from the first electrode, wherein a ground voltage is applied to the second electrode; and a third electrode disposed on the substrate and electrically connected to the floating gate.
    Type: Grant
    Filed: July 14, 2020
    Date of Patent: October 4, 2022
    Assignee: Research and Business Foundation Sungkyunkwan University
    Inventors: Woo Jong Yu, Ui Yeon Won, Quoc An Vu
  • Publication number: 20210020774
    Abstract: Disclosed is a floating gate memristor device comprising: a substrate; a floating gate disposed on the substrate; an insulating layer covering the floating gate; a first electrode including a plurality of control terminals disposed on the insulating layer and spaced apart from each other, wherein the plurality of control terminals vertically overlap the floating gate; a second electrode spaced away from the first electrode, wherein a ground voltage is applied to the second electrode; and a third electrode disposed on the substrate and electrically connected to the floating gate.
    Type: Application
    Filed: July 14, 2020
    Publication date: January 21, 2021
    Applicant: Research & Business Foundation Sungkyunkwan University
    Inventors: Woo Jong YU, Ui Yeon WON, Quoc An VU
  • Patent number: 10636802
    Abstract: The present disclosure provides a vertical tunneling random access memory comprising: a first electrode disposed on a base substrate; a second electrode vertically spaced from the first electrode; a floating gate disposed between the first electrode and the second electrode and configured to charge or discharge charges; a tunneling insulating layer disposed between the first electrode and the floating gate; a barrier insulating layer disposed between the floating gate and the second electrode; a contact hole passing through the tunneling insulating layer and the barrier insulating layer for partially exposing the first electrode; a semiconductor pattern extending from the second electrode, along and on a portion of a side wall face defining the contact hole, to the first electrode such that one end of the semiconductor pattern is in contact with the first electrode and the other end of the pattern is in contact with the second electrode.
    Type: Grant
    Filed: December 11, 2018
    Date of Patent: April 28, 2020
    Assignee: Research & Business Foundation Sungkyunkwan University
    Inventors: Woo Jong Yu, Ui Yeon Won, Vu Quoc An
  • Publication number: 20190189628
    Abstract: The present disclosure provides a vertical tunneling random access memory comprising: a first electrode disposed on a base substrate; a second electrode vertically spaced from the first electrode; a floating gate disposed between the first electrode and the second electrode and configured to charge or discharge charges; a tunneling insulating layer disposed between the first electrode and the floating gate; a barrier insulating layer disposed between the floating gate and the second electrode; a contact hole passing through the tunneling insulating layer and the barrier insulating layer for partially exposing the first electrode; a semiconductor pattern extending from the second electrode, along and on a portion of a side wall face defining the contact hole, to the first electrode such that one end of the semiconductor pattern is in contact with the first electrode and the other end of the pattern is in contact with the second electrode.
    Type: Application
    Filed: December 11, 2018
    Publication date: June 20, 2019
    Applicant: Research & Business Foundation Sungkyunkwan University
    Inventors: Woo Jong YU, Vu Quoc AN, Ui Yeon WON