Patents by Inventor Umamaheswara Reddy Katta

Umamaheswara Reddy Katta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11979263
    Abstract: A wire-line transceiver is configured to perform a serial loop back test. The wire-line transceiver includes an on-chip transmitter, an on-chip receiver and a fractional feed forward equalizer circuit (fractional FFE circuit) in a serial loop back line path between the on-chip transmitter and the on-chip receiver. The fractional FFE circuit is configured to induce a delay one of less than one symbol time of data, for enhancing an eye opening from the serial loop back line during the serial loop back test, compared to a situation where the fractional FFE circuit is not present or is not used.
    Type: Grant
    Filed: July 25, 2022
    Date of Patent: May 7, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Vishal Khatri, Tamal Das, Umamaheswara Reddy Katta
  • Patent number: 11881866
    Abstract: An electronic device and a method of controlling a slew rate for high-speed data communications are provided. The electronic device, according to an embodiment of the disclosure, includes a serializer configured to receive parallel data from another electronic device along with clock rate information, and convert the parallel data into serial data. The electronic device further includes a delay generator configured to generate a delay in the converted serial data using the clock rate information. The electronic device further includes a multiplexer configured to multiplex the converted serial data of the non-slew mode with the delayed data of the slew mode. The electronic device further includes a plurality of driver legs configured to receive the multiplexed data, and transfer the multiplexed data to the another electronic device. The electronic device further includes at least one of a voltage-controlled oscillator and a current-controlled oscillator configured to generate the clock rate information.
    Type: Grant
    Filed: August 2, 2022
    Date of Patent: January 23, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Umamaheswara Reddy Katta, Tamal Das, Vishal Khatri, Ankur Ghosh
  • Publication number: 20230283283
    Abstract: An electronic device and a method of controlling a slew rate for high-speed data communications are provided. The electronic device, according to an embodiment of the disclosure, includes a serializer configured to receive parallel data from another electronic device along with clock rate information, and convert the parallel data into serial data. The electronic device further includes a delay generator configured to generate a delay in the converted serial data using the clock rate information. The electronic device further includes a multiplexer configured to multiplex the converted serial data of the non-slew mode with the delayed data of the slew mode. The electronic device further includes a plurality of driver legs configured to receive the multiplexed data, and transfer the multiplexed data to the another electronic device. The electronic device further includes at least one of a voltage-controlled oscillator and a current-controlled oscillator configured to generate the clock rate information.
    Type: Application
    Filed: August 2, 2022
    Publication date: September 7, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Umamaheswara Reddy KATTA, Tamal DAS, Vishal KHATRI, Ankur GHOSH
  • Publication number: 20230283503
    Abstract: A wire-line transceiver is configured to perform a serial loop back test. The wire-line transceiver includes an on-chip transmitter, an on-chip receiver and a fractional feed forward equalizer circuit (fractional FFE circuit) in a serial loop back line path between the on-chip transmitter and the on-chip receiver. The fractional FFE circuit is configured to induce a delay one of less than one symbol time of data, for enhancing an eye opening from the serial loop back line during the serial loop back test, compared to a situation where the fractional FFE circuit is not present or is not used.
    Type: Application
    Filed: July 25, 2022
    Publication date: September 7, 2023
    Inventors: Vishal KHATRI, Tamal DAS, Umamaheswara Reddy KATTA
  • Publication number: 20230208423
    Abstract: A method, implemented in a serializer for quarter rate serialization, is disclosed. The method includes receiving a plurality of in-phase and quarter-phase clock signals defining a quarter phase clock. The method includes receiving a quarter rate data input and sequentially outputting data in accordance with the quarter phase clock. The method includes receiving at least one data input from amongst the quarter rate input and outputting a first logical output in accordance with the in-phase clock signal and the quarter-phase clock signal. The method includes receiving said at least one data input and outputting a second logical output in accordance a complementary in-phase clock signal and a complementary quarter-phase clock signal. The method includes outputting, an output associated with the branch.
    Type: Application
    Filed: May 26, 2022
    Publication date: June 29, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Umamaheswara Reddy KATTA, Tamal DAS
  • Patent number: 11303278
    Abstract: The present disclosure relates to a circuit for level shifting of a data voltage from a transmitter. The circuit comprises an inverter logic. The inverter logic comprises a first transistor and a second transistor. The first transistor is connected to a source voltage and the second transistor is connected to ground. A capacitor is connected to an input of the first transistor and configured to drive the first transistor. The capacitor is configured to charge to a charged voltage equivalent to a difference between the source voltage and the data voltage. The second transistor is configured to be driven by the data voltage, thereby level shifting a level of the data voltage to a level of the source voltage.
    Type: Grant
    Filed: April 5, 2021
    Date of Patent: April 12, 2022
    Inventors: Tamal Das, Umamaheswara Reddy Katta
  • Patent number: 10892775
    Abstract: Various example embodiments relate to unifying a plurality of parallel interfaces. A transmitting apparatus configured to serialize parallel bits implements a dynamic divider circuit for loading varying parallel bits into the transmitting apparatus. An input clock generator is configured to generate a desired and/or predefined clock frequency. The dynamic divider circuit receives the desired and/or predefined clock frequency and generates a parallel clock frequency by dividing the desired and/or predefined clock frequency based on a variable division input. Number of parallel bits loaded into the transmitting apparatus is based on the generated parallel clock frequency. Further, a shift register generates a bit stream from the parallel bits loaded into the shift register and the generated bit stream is converted to serial bit by a multiplexer.
    Type: Grant
    Filed: February 20, 2020
    Date of Patent: January 12, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Umamaheswara Reddy Katta, Tamal Das
  • Patent number: 10804904
    Abstract: A multi-lane transmitter and method of detecting a sync loss are provided. The method includes generating a high-speed clock signal and a sync reset signal synchronized to the high-speed clock signal. A sync loss pulse is generated based on the high-speed clock signal, and the sync loss pulse is provided to each of plural serializer circuits. Each serializer circuit generates a sampled sync loss signal by sampling the sync loss pulse in accordance with a parallel clock signal, and a Boolean value is assigned to the sampled sync loss signal and output. A logic block detects a sync loss when the sampled sync loss signal of any serializer circuit is out of sync from the sync loss pulse based on the Boolean value.
    Type: Grant
    Filed: December 23, 2019
    Date of Patent: October 13, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tamal Das, Nageswara Rao Kunchapu, Umamaheswara Reddy Katta