Patents by Inventor Veerabhadra Rao Boda

Veerabhadra Rao Boda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11152921
    Abstract: Systems and methods for propagating control signals in memories are described. One implementation includes a plurality of logic gates and a latch coupled between a control signal input and a delay line. The latch may store the value of the control signal before the control signal floats, thereby reducing the risk of incorrect signal propagation. Furthermore, the implementation may also include a clamp signal that isolates the plurality of logic gates before the control signal floats and continues to isolate the plurality of logic gates until after the control signal returns to either a digital one or a digital zero. The clamp signal may reduce leakage by disconnecting transistors within the logic gates from their power supply.
    Type: Grant
    Filed: March 17, 2021
    Date of Patent: October 19, 2021
    Assignee: QUALCOMM INCORPORATED
    Inventors: Veerabhadra Rao Boda, Rahul Sahu, Sharad Kumar Gupta
  • Patent number: 10811086
    Abstract: A memory is provided that includes a negative bit line boost circuit for boosting a discharged bit line to a negative voltage during a negative bit line boost period for a write operation to a selected column in the memory. The memory also includes a core voltage control circuit configured to float a core power supply voltage for the selected column during the negative bit line boost period.
    Type: Grant
    Filed: July 26, 2019
    Date of Patent: October 20, 2020
    Assignee: Qualcomm Incorporated
    Inventors: Shiba Narayan Mohanty, Sharad Kumar Gupta, Rahul Sahu, Pradeep Raj, Veerabhadra Rao Boda, Adithya Bhaskaran, Akshdeepika
  • Patent number: 9928889
    Abstract: A write precharge period for a pseudo-dual-port memory is initiated by an edge (rising or falling) of a read precharge signal. The same edge type (rising or falling) of a write precharge signal signals the end of the write precharge period.
    Type: Grant
    Filed: March 21, 2017
    Date of Patent: March 27, 2018
    Assignee: QUALCOMM Incorporation
    Inventors: Mukund Narasimhan, Rakesh Kumar Sinha, Sharad Kumar Gupta, Veerabhadra Rao Boda
  • Patent number: 9865316
    Abstract: A memory is provided in which the word line assertion during a write operation is delayed until the discharge of a dummy bit line is detected.
    Type: Grant
    Filed: January 21, 2016
    Date of Patent: January 9, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Sharad Kumar Gupta, Mukund Narasimhan, Veerabhadra Rao Boda
  • Publication number: 20170213587
    Abstract: A memory is provided in which the word line assertion during a write operation is delayed until the discharge of a dummy bit line is detected.
    Type: Application
    Filed: January 21, 2016
    Publication date: July 27, 2017
    Inventors: Sharad Kumar Gupta, Mukund Narasimhan, Veerabhadra Rao Boda
  • Patent number: 9607674
    Abstract: A method and an apparatus for generating an internal memory clock are provided. The apparatus includes a pulse generator configured to receive a first clock signal in a first power domain and initiate a second clock signal in a second power domain in response to the first clock signal. The first power domain provides a first voltage for logic operations and the second power domain provides a second voltage for memory operations. The apparatus includes a tracking circuit configured to generate a reset signal based on a voltage level of the first power domain. The reset signal may be configured to reset the pulse generator in the first power domain. The apparatus may further include a latch configured to receive the second clock signal in the second power domain.
    Type: Grant
    Filed: January 6, 2016
    Date of Patent: March 28, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Mukund Narasimhan, Sharad Kumar Gupta, Veerabhadra Rao Boda