Patents by Inventor VENKATASURYAM SETTY ISSA

VENKATASURYAM SETTY ISSA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11955980
    Abstract: Some example embodiments herein disclose an electronic apparatus and method for reducing or minimizing coarse lock time of Phase Locked Loop (PLL). The method includes controlling a voltage transient in the ABC current DAC of the PLL using the plurality of switchable voltage clamps, where the ABC current DAC includes a plurality of MOSFETs. Further, the method includes dividing the loop filter capacitor of the PLL into two segments to reduce the LPF settling time. Further, the method includes minimizing or reducing the coarse lock time of the PLL using the controlled voltage transients and the divided loop filter capacitor.
    Type: Grant
    Filed: June 13, 2022
    Date of Patent: April 9, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Venkatasuryam Setty Issa, Subba Reddy Siddamurthy, Aswani Aditya Kumar Tadinada, Vasu Bevara
  • Publication number: 20240022253
    Abstract: There is provided a method for generating a select signal for a multiplexer of a Multiplying Delay Locked Loop (MDLL). The method includes determining that an output of a divider of the MDLL is a high level, determining that an output signal of a multiplexed voltage controlled oscillator (VCO) of the MDLL is a falling edge after the output of the divider is the high level and inserting a select signal as a select input to the multiplexer at the falling edge of the output signal of the multiplexed VCO in response to determining that the output of the divider has achieved the high level.
    Type: Application
    Filed: April 18, 2023
    Publication date: January 18, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Venkatasuryam Setty ISSA, Aswani Aditya Kumar TADINADA, Subba Reddy SIDDAMURTHY
  • Publication number: 20230275588
    Abstract: Some example embodiments herein disclose an electronic apparatus and method for reducing or minimizing coarse lock time of Phase Locked Loop (PLL). The method includes controlling a voltage transient in the ABC current DAC of the PLL using the plurality of switchable voltage clamps, where the ABC current DAC includes a plurality of MOSFETs. Further, the method includes dividing the loop filter capacitor of the PLL into two segments to reduce the LPF settling time. Further, the method includes minimizing or reducing the coarse lock time of the PLL using the controlled voltage transients and the divided loop filter capacitor.
    Type: Application
    Filed: June 13, 2022
    Publication date: August 31, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Venkatasuryam Setty ISSA, Subba Reddy SIDDAMURTHY, Aswani Aditya Kumar TADINADA, Vasu BEVARA
  • Patent number: 11303480
    Abstract: An equalizer having a split folded cascode architecture includes a circuit having a differential pair with a single tail current source and split folded cascode branches. The single tail current source eliminates the input referred offset due to a mismatch in current sources. The folded cascode amplifier acts as the equalizer, which is split into a derivative path and a proportional path. The derivative path boosts the high frequency components of the received signal. The gain of the low frequency components of the received signal is adjusted by the proportional path. The derivative path includes variable capacitors and variable resistors which allow fixing a ‘zero’ frequency and peak gain frequency to a predetermined value, wherein frequencies greater than the ‘zero’ frequency are boosted. The proportional path includes variable resistors, which allow adjusting the low frequency gain without affecting the ‘zero’ frequency and peak gain frequency.
    Type: Grant
    Filed: November 10, 2020
    Date of Patent: April 12, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Subba Reddy Siddamurthy, Venkatasuryam Setty Issa, Aswani Aditya Kumar Tadinada
  • Publication number: 20220078051
    Abstract: An equalizer having a split folded cascode architecture includes a circuit having a differential pair with a single tail current source and split folded cascode branches. The single tail current source eliminates the input referred offset due to a mismatch in current sources. The folded cascode amplifier acts as the equalizer, which is split into a derivative path and a proportional path. The derivative path boosts the high frequency components of the received signal. The gain of the low frequency components of the received signal is adjusted by the proportional path. The derivative path includes variable capacitors and variable resistors which allow fixing a ‘zero’ frequency and peak gain frequency to a predetermined value, wherein frequencies greater than the ‘zero’ frequency are boosted. The proportional path includes variable resistors, which allow adjusting the low frequency gain without affecting the ‘zero’ frequency and peak gain frequency.
    Type: Application
    Filed: November 10, 2020
    Publication date: March 10, 2022
    Inventors: SUBBA REDDY SIDDAMURTHY, VENKATASURYAM SETTY ISSA, ASWANI ADITYA KUMAR TADINADA