Patents by Inventor Venkateswarlu Ramaswamy Tiruvamattur

Venkateswarlu Ramaswamy Tiruvamattur has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11906999
    Abstract: Described embodiments include a circuit for dampening overshoot in a voltage regulator. The circuit includes a first and second offset voltage circuits, each having an input coupled to an input voltage terminal. A first comparator has a first comparator input coupled to the first offset output, and a second comparator input coupled to a reference voltage terminal. A second comparator has a third comparator input coupled to an output of the second offset circuit, and a fourth comparator input coupled to a voltage regulator output. An OR gate has first and second logic inputs and a logic output. The first and second logic inputs are coupled to the outputs of the first and second comparators, respectively. A turn-off circuit has a turn-off input coupled to the logic output, and is configured to provide a turn-off signal at a turn-off output to stop current flow from the voltage regulator output.
    Type: Grant
    Filed: March 30, 2022
    Date of Patent: February 20, 2024
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Saurabh Rai, Venkateswarlu Ramaswamy Tiruvamattur, Ramakrishna Ankamreddi
  • Publication number: 20230367344
    Abstract: Techniques are described herein for regulating output voltage using a low-dropout (LDO) voltage regulator. In an example, an LDO voltage regulator circuit includes a pass circuit that is driven or otherwise controlled by a first buffer circuit, and a sense circuit that is driven or otherwise controlled by a second buffer circuit. The pass circuit is configured to pass current from a voltage supply terminal to an output voltage terminal, responsive to a first control signal. The sense circuit is configured to sense the current passed by the pass circuit, responsive to a second control signal. The first buffer circuit is configured to provide the first control signal to the pass circuit, responsive to a third control signal, and the second buffer circuit is configured to provide the second control signal to the pass circuit, also responsive to the third control signal.
    Type: Application
    Filed: October 31, 2022
    Publication date: November 16, 2023
    Inventors: Varun Upadhyaya, Venkateswarlu Ramaswamy Tiruvamattur
  • Publication number: 20220397925
    Abstract: Techniques for controlling a low-dropout (LDO) voltage regulator. In an example, an LDO voltage regulator circuit includes an amplifier having an output coupled to a transistor. First and second inputs of the amplifier are coupled to a power supply node via first and second resistors, respectively. The transistor gate is coupled to the amplifier output, the transistor source is coupled to the second input of the amplifier, and the transistor drain is coupled to a reference voltage node. The second resistor is variable based on the amplifier output and a reference voltage from the reference voltage node. In an example, the reference voltage node is connectable to ground via a reference resistor connected in parallel with a noise-filtering capacitor, which causes a reference current to flow through the transistor. The reference current is adjusted based on the drain-to-source voltage of the transistor.
    Type: Application
    Filed: June 9, 2022
    Publication date: December 15, 2022
    Inventors: Venkateswarlu Ramaswamy Tiruvamattur, RamaKrishna Ankamreddi
  • Publication number: 20220397927
    Abstract: Described embodiments include a circuit for dampening overshoot in a voltage regulator. The circuit includes a first and second offset voltage circuits, each having an input coupled to an input voltage terminal. A first comparator has a first comparator input coupled to the first offset output, and a second comparator input coupled to a reference voltage terminal. A second comparator has a third comparator input coupled to an output of the second offset circuit, and a fourth comparator input coupled to a voltage regulator output. An OR gate has first and second logic inputs and a logic output. The first and second logic inputs are coupled to the outputs of the first and second comparators, respectively. A turn-off circuit has a turn-off input coupled to the logic output, and is configured to provide a turn-off signal at a turn-off output to stop current flow from the voltage regulator output.
    Type: Application
    Filed: March 30, 2022
    Publication date: December 15, 2022
    Inventors: Saurabh Rai, Venkateswarlu Ramaswamy Tiruvamattur, Ramakrishna Ankamreddi