Patents by Inventor Victor K. Huang

Victor K. Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4403287
    Abstract: A single-chip processor architecture is disclosed which permits the registers and control latches of the processor to be easily accessed without using instructions to achieve such access. The architecture provides for an internal access (IA) function which is enabled by applying an IA Request signal to an IA terminal of the processor. During the IA function, program execution in the processor is suspended and the registers and control latches may be accessed as if they were storage locations in a random access memory. After the IA function is enabled, the address of a register or control latch selected for access is applied to the Address/Data port of the processor, and an IA Control Code specifying the strobing of the Address/Data port is applied to the Status terminals of the processor. After strobing of the address, a second IA Control Code specifying either reading or writing of the selected register or control latch is applied to the Status terminals.
    Type: Grant
    Filed: August 24, 1981
    Date of Patent: September 6, 1983
    Assignee: Bell Telephone Laboratories, Incorporated
    Inventors: Donald E. Blahut, Jonathan A. Fields, Victor K. Huang, Charles M. Lee, Masakazu Shoji
  • Patent number: 4348720
    Abstract: A microcomputer system arranged for performing direct memory access operations has direct memory access circuitry included on a single chip with the main processor of the microcomputer. Addressing for direct memory access operations is accomplished by circuitry also used for generating addresses when processing routine instructions in the main processor.
    Type: Grant
    Filed: August 31, 1979
    Date of Patent: September 7, 1982
    Assignee: Bell Telephone Laboratories, Incorporated
    Inventors: Donald E. Blahut, Victor K. Huang, Richard L. Townsend, Jr.
  • Patent number: 4306287
    Abstract: A sequential address generation arrangement (45, 61, 62, 99, 102) generates a sequence of addresses in response to an initial address and disables generation of the sequence of addresses in response to a control signal (LAST NIB) produced from at least a portion of the initial address at the conclusion of generation of a predetermined number of sequential addresses, the predetermined number being decoded from the initial address.
    Type: Grant
    Filed: August 31, 1979
    Date of Patent: December 15, 1981
    Assignee: Bell Telephone Laboratories, Incorporated
    Inventor: Victor K. Huang
  • Patent number: 4293907
    Abstract: A Central Processing Unit (CPU) includes a hardware op-code extending register (OER) for storing a code for programmable selection of optional CPU features which modify processor operations defined by the op-code in each instruction. A control section in the CPU decodes both the op-code of a current instruction and the code in the OER, effectively combining the two to form an extended op-code capable of defining a larger set of processor operations than the op-code carried in each instruction. The code in the OER is changed only when the CPU executes an instruction for transferring a new code into OER. Thus the code in OER can remain stationary over many instruction cycles.
    Type: Grant
    Filed: December 29, 1978
    Date of Patent: October 6, 1981
    Assignee: Bell Telephone Laboratories, Incorporated
    Inventors: Victor K. Huang, Richard L. Ruth