Patents by Inventor Vincenzo F. Peluso

Vincenzo F. Peluso has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9817415
    Abstract: A low drop-out regulator circuit comprises a pass transistor providing an output voltage on an output terminal in response to a gate voltage on a gate of the pass transistor. A feedback circuit is coupled to the output terminal to generate a feedback voltage, and an error amplifier provides a drive signal in response to a reference voltage and the feedback voltage. A first gate driver circuit is operable over a first voltage range to provide the gate voltage to the pass transistor in response to the drive signal. A second gate driver circuit is operable over a second voltage range to provide the gate voltage to the pass transistor in response to the drive signal, where the second voltage range is lower than the first voltage range.
    Type: Grant
    Filed: July 15, 2015
    Date of Patent: November 14, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Vincenzo F. Peluso, Liangguo Shen, Hua Guan, Mengmeng Du, Ngai Yeung Ho
  • Patent number: 9778667
    Abstract: Techniques for generating a control voltage for a pass transistor of a linear regulator to avoid in-rush current during a start-up phase. In an aspect, a digital comparator is provided to generate a digital output voltage comparing a function of the regulated output voltage with a reference voltage, e.g., a ramp voltage. The digital output voltage is provided to control a plurality of switches selectively coupling the gate of the pass transistor to one of a plurality of discrete voltage levels, e.g., a bias voltage or a ground voltage to turn the pass transistor on or off. In another aspect, the digital techniques may be selectively enabled during a start-up phase of the regulator, and disabled during a normal operation phase of the regulator.
    Type: Grant
    Filed: July 30, 2013
    Date of Patent: October 3, 2017
    Assignee: QUALCOMM Incorporated
    Inventor: Vincenzo F Peluso
  • Publication number: 20170017250
    Abstract: In one embodiment, the present disclosure includes a low drop-out regulator circuit comprising a pass transistor providing an output voltage on an output terminal in response to a gate voltage on a gate of the pass transistor. A feedback circuit is coupled to the output terminal to generate a feedback voltage, and an error amplifier provides a drive signal in response to a reference voltage and the feedback voltage. A first gate driver circuit is operable over a first voltage range to provide the gate voltage to the pass transistor in response to the drive signal. A second gate driver circuit is operable over a second voltage range to provide the gate voltage to the pass transistor in response to the drive signal, where the second voltage range is lower than the first voltage range.
    Type: Application
    Filed: July 15, 2015
    Publication date: January 19, 2017
    Inventors: Vincenzo F. Peluso, Liangguo Shen, Hua Guan, Mengmeng Du, Ngai Yeung Ho
  • Patent number: 9484944
    Abstract: In one embodiment, a circuit comprises first and second capacitors configured to receive a sense current in first and second modes, respectively. A comparator is coupled to the first capacitor to compare a voltage of the first capacitor to a reference voltage and generate a count signal in response to the voltage of the first capacitor reaching the reference voltage in the first mode. The comparator is coupled to the second capacitor to compare a voltage of the second capacitor to the reference voltage and generate the count signal in response to the voltage of the second capacitor reaching the reference voltage in the second mode. A reset circuit discharges the first capacitor in the second mode and the second capacitor in the first mode in response to the count signal. A counter increments a count of a number of occurrences of the count signal.
    Type: Grant
    Filed: July 11, 2014
    Date of Patent: November 1, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventor: Vincenzo F Peluso
  • Patent number: 9354649
    Abstract: In one embodiment, a circuit includes a first transistor having a control terminal, a first terminal, and a second terminal where the first transistor is a first device type. The control terminal of the first transistor receives an input signal. The circuit also includes a second transistor having a control terminal, a first terminal, and a second terminal where the second transistor is a second device type. The control terminal of the second transistor is coupled to the second terminal of the first transistor. A voltage shift circuit has an input coupled to the first terminal of the first transistor and an output coupled to the first terminal of the second transistor and a voltage between the input of the voltage shift circuit and an output of the voltage shift circuit increases as a current from the output of the voltage shift circuit increases.
    Type: Grant
    Filed: February 3, 2014
    Date of Patent: May 31, 2016
    Assignee: QUALCOMM, Incorporated
    Inventors: Ngai Yeung Ho, Liangguo Shen, Bing Liu, Vincenzo F Peluso
  • Publication number: 20160013804
    Abstract: In one embodiment, a circuit comprises first and second capacitors configured to receive a sense current in first and second modes, respectively. A comparator is coupled to the first capacitor to compare a voltage of the first capacitor to a reference voltage and generate a count signal in response to the voltage of the first capacitor reaching the reference voltage in the first mode. The comparator is coupled to the second capacitor to compare a voltage of the second capacitor to the reference voltage and generate the count signal in response to the voltage of the second capacitor reaching the reference voltage in the second mode. A reset circuit discharges the first capacitor in the second mode and the second capacitor in the first mode in response to the count signal. A counter increments a count of a number of occurrences of the count signal.
    Type: Application
    Filed: July 11, 2014
    Publication date: January 14, 2016
    Inventor: Vincenzo F Peluso
  • Publication number: 20150220094
    Abstract: In one embodiment, a circuit includes a first transistor having a control terminal, a first terminal, and a second terminal where the first transistor is a first device type. The control terminal of the first transistor receives an input signal. The circuit also includes a second transistor having a control terminal, a first terminal, and a second terminal where the second transistor is a second device type. The control terminal of the second transistor is coupled to the second terminal of the first transistor. A voltage shift circuit has an input coupled to the first terminal of the first transistor and an output coupled to the first terminal of the second transistor and a voltage between the input of the voltage shift circuit and an output of the voltage shift circuit increases as a current from the output of the voltage shift circuit increases.
    Type: Application
    Filed: February 3, 2014
    Publication date: August 6, 2015
    Applicant: QUALCOMM Incorporated
    Inventors: Ngai Yeung Ho, Liangguo Shen, Bing Liu, Vincenzo F. Peluso
  • Publication number: 20150035505
    Abstract: Techniques for generating a control voltage for a pass transistor of a linear regulator to avoid in-rush current during a start-up phase. In an aspect, a digital comparator is provided to generate a digital output voltage comparing a function of the regulated output voltage with a reference voltage, e.g., a ramp voltage. The digital output voltage is provided to control a plurality of switches selectively coupling the gate of the pass transistor to one of a plurality of discrete voltage levels, e.g., a bias voltage or a ground voltage to turn the pass transistor on or off. In another aspect, the digital techniques may be selectively enabled during a start-up phase of the regulator, and disabled during a normal operation phase of the regulator.
    Type: Application
    Filed: July 30, 2013
    Publication date: February 5, 2015
    Applicant: QUALCOMM Incorporated
    Inventor: Vincenzo F. Peluso
  • Patent number: 7548407
    Abstract: An integrated circuit capacitor structure includes a first wall that serves as a first terminal for each capacitor of a plurality of capacitors. The capacitor structure also includes a plurality of second walls, with each second wall serving as a second terminal for a different capacitor of the plurality of capacitors. The first wall and the second walls stand parallel to each other. In embodiments, the capacitor structure includes a substrate on which the first and the second walls stand perpendicularly. In embodiments, the first wall includes a plurality of first finger regions extending from a first common region of the first wall, and one or more of the first finger regions is at least partially positioned between different second walls.
    Type: Grant
    Filed: April 13, 2006
    Date of Patent: June 16, 2009
    Assignee: QUALCOMM Incorporated
    Inventor: Vincenzo F. A. Peluso
  • Patent number: 7084713
    Abstract: A programmable capacitor bank includes multiple tuning elements. Each tuning element includes two tuning capacitors and a pass transistor that electrically connects or disconnects the capacitors to/from common nodes. For a thermometer decoded capacitor bank, the tuning capacitors for all tuning elements have equal capacitance. Each tuning element further includes at least one pull-up transistor that provides high bias voltage for the pass transistor and at least one pull-down transistor that provides low bias voltage for the pass transistor. The multiple tuning elements may be arranged in a ladder topology such that (1) the tuning elements are turned on in sequential order starting from one end of the ladder and going toward the other end of the ladder and (2) each tuning element receives biasing from a preceding tuning element and provides biasing to a succeeding tuning element. The capacitor bank may be used for VCOs and other circuits.
    Type: Grant
    Filed: January 25, 2005
    Date of Patent: August 1, 2006
    Assignee: Qualcomm Inc.
    Inventor: Vincenzo F. Peluso