Patents by Inventor Vinodh Cuppu

Vinodh Cuppu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180018118
    Abstract: In one embodiment, a method for power management includes receiving one or more state signals, each of the one or more state signals indicating whether a respective sub-block of a memory controller is idle or active, and determining whether to place the memory controller in an idle state or an active state based on the one or more state signals. The method also includes eating pulses of an input clock signal to produce a reduced-frequency clock signal if a determination is made to place the memory controller in the idle state, wherein the reduced-frequency clock signal is output to the memory controller. The method further includes passing the input clock signal to the memory controller if a determination is made to place the memory controller in the active state.
    Type: Application
    Filed: July 15, 2016
    Publication date: January 18, 2018
    Inventors: Sharath Raghava, Jhy-ping Shaw, Vinodh Cuppu, Paul Min
  • Patent number: 9246716
    Abstract: A method of controlling signal termination includes providing first logic for selectively terminating signals received at a first device on a bidirectional data bus, providing second logic for selectively terminating signals received at a second device on the bidirectional data bus, sending first signals from the first device to the second device on the bidirectional data bus at a first speed, stopping the sending of the first signals, after stopping the sending of the first signals, enabling the second logic and shifting a reference voltage of the second device from a first level to a second level, after enabling the second logic at the second device, sending second signals from the first device to the second device on the bidirectional data bus at a higher speed, and controlling the first logic based on a speed of signals received at the first device on the bidirectional data bus.
    Type: Grant
    Filed: March 19, 2015
    Date of Patent: January 26, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Dexter Tamio Chun, Sumeet Sethi, John Eaton, Vinodh Cuppu, Vikram Arora, Vaishnav Srinivas, Asim Muhammad Muneer, Isaac Berk
  • Publication number: 20150194959
    Abstract: A method of controlling signal termination includes providing first logic for selectively terminating signals received at a first device on a bidirectional data bus, providing second logic for selectively terminating signals received at a second device on the bidirectional data bus, sending first signals from the first device to the second device on the bidirectional data bus at a first speed, stopping the sending of the first signals, after stopping the sending of the first signals, enabling the second logic and shifting a reference voltage of the second device from a first level to a second level, after enabling the second logic at the second device, sending second signals from the first device to the second device on the bidirectional data bus at a higher speed, and controlling the first logic based on a speed of signals received at the first device on the bidirectional data bus.
    Type: Application
    Filed: March 19, 2015
    Publication date: July 9, 2015
    Inventors: Dexter Tamio CHUN, Sumeet SETHI, John EATON, Vinodh CUPPU, Vikram ARORA, Vaishnav SRINIVAS, Asim Muhammed MUNEER, Isaac BERK
  • Publication number: 20060256907
    Abstract: A timer circuit is provided. The timer circuit can provide register(s) (105) having information for each of two or more groups, wherein the information for each group indicates a tick count of a first clock signal (109) to count before providing a second clock signal (107). Also, the timer circuit provides circuitry (103), which selects one of the groups to be a current group and initializing a number of ticks. The circuitry (103) receives the first clock signal (109). Responsive to a tick on the first clock signal (109), the circuitry (103) counts the number of ticks. Responsive to the first clock signal (109), when the number of ticks reaches the tick count for the current group, the circuitry (103) provides the second clock signal (107).
    Type: Application
    Filed: May 13, 2005
    Publication date: November 16, 2006
    Inventors: Robert Stalker, Vinodh Cuppu