Patents by Inventor Vishnu Kalyanamahadevi Gopalan Jawarlal

Vishnu Kalyanamahadevi Gopalan Jawarlal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11909407
    Abstract: A system and method to dynamically control a reset signal for an IQ divider are provided. The system includes an IQ divider configured to output a IQ divider output clock; an input configured to receive a reference clock; a failure sensing circuit configured to sense a failure in the IQ divider output clock, the failure sensing circuit including an automatic frequency calibration (AFC) logic; and a control circuit configured to control a reset signal provided to the IQ divider, based on an output of the failure sensing circuit corresponding the failure sensed by the failure sensing circuit.
    Type: Grant
    Filed: September 19, 2022
    Date of Patent: February 20, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Praveen Rathee, Vishnu Kalyanamahadevi Gopalan Jawarlal, Sanjeeb Kumar Ghosh, Avneesh Singh Verma
  • Publication number: 20240007112
    Abstract: A sub-sampling phase lock loop includes samplers that obtain sampled values by sampling clock signal phases corresponding to a clock signal generated by a voltage controlled oscillator at sampling edges of reference signal phases of a reference signal generated by a reference clock generator over a reference clock cycle; and a phase detector that selects a phase for a particular instant of the reference signal based on at least one sampled value satisfying a predetermined criteria, the phase corresponding to a clock signal phase value and a reference signal phase value respectively selected from the clock signal and reference signal phases, the phase detector tracks the selected phase at every successive instant of the reference signal, and determines a sampled value associated with the selected phase in every successive instant of the reference signal; and a processing unit that acquires frequency information based on the tracking of the selected phase.
    Type: Application
    Filed: August 25, 2022
    Publication date: January 4, 2024
    Inventors: SUSHRANT MONGA, VISHNU KALYANAMAHADEVI GOPALAN JAWARLAL
  • Publication number: 20230421343
    Abstract: A clock frequency divider circuit and a receiver are provided. The clock frequency divider circuit includes a reset retimer circuit configured to receive a reset signal and a clock signal, output a reset buffer signal of a differential signal pair obtained by buffering the reset signal, and output a reset synchronization signal obtained by synchronizing the reset signal with the clock signal, a clock buffer circuit configured to receive the clock signal and the reset synchronization signal and output a clock buffer signal of a differential signal pair obtained by buffering the clock signal, and an IQ divider circuit configured to output first through fourth output signals having different phases based on the reset buffer signal and the clock buffer signal.
    Type: Application
    Filed: September 7, 2023
    Publication date: December 28, 2023
    Inventors: Juyun LEE, Vishnu Kalyanamahadevi Gopalan Jawarlal, Kang Jik KIM, Hyo Gyuem RHEW, Jae Hyun PARK
  • Publication number: 20230412176
    Abstract: A system and method to dynamically control a reset signal for an IQ divider are provided. The system includes an IQ divider configured to output a IQ divider output clock; an input configured to receive a reference clock; a failure sensing circuit configured to sense a failure in the IQ divider output clock, the failure sensing circuit including an automatic frequency calibration (AFC) logic; and a control circuit configured to control a reset signal provided to the IQ divider, based on an output of the failure sensing circuit corresponding the failure sensed by the failure sensing circuit.
    Type: Application
    Filed: September 19, 2022
    Publication date: December 21, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Praveen RATHEE, Vishnu KALYANAMAHADEVI GOPALAN JAWARLAL, Sanjeeb Kumar GHOSH, Avneesh Singh VERMA
  • Patent number: 11804945
    Abstract: A clock frequency divider circuit and a receiver are provided. The clock frequency divider circuit includes a reset retimer circuit configured to receive a reset signal and a clock signal, output a reset buffer signal of a differential signal pair obtained by buffering the reset signal, and output a reset synchronization signal obtained by synchronizing the reset signal with the clock signal, a clock buffer circuit configured to receive the clock signal and the reset synchronization signal and output a clock buffer signal of a differential signal pair obtained by buffering the clock signal, and an IQ divider circuit configured to output first through fourth output signals having different phases based on the reset buffer signal and the clock buffer signal.
    Type: Grant
    Filed: February 10, 2022
    Date of Patent: October 31, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Juyun Lee, Vishnu Kalyanamahadevi Gopalan Jawarlal, Kang Jik Kim, Hyo Gyuem Rhew, Jae Hyun Park
  • Patent number: 11728792
    Abstract: An apparatus for in-phase and quadrature phase (“IQ”) generation comprises a CMOS clock distributor for providing a clock input. A first IQ divider circuit is configured for receiving the clock input and dividing the clock input into in-phase and quadrature phase (IQ) output. A clock processing circuit is configured for processing the clock input. A second IQ divider circuit is configured for receiving the processed clock input and dividing the processed clock input into in-phase and quadrature phase (IQ) output. A multiplexer circuit is coupled to the first IQ divider circuit and the second IQ divider circuit for selecting the IQ output from the first IQ divider circuit or the second IQ divider circuit.
    Type: Grant
    Filed: March 28, 2022
    Date of Patent: August 15, 2023
    Inventors: Vishnu Kalyanamahadevi Gopalan Jawarlal, Sumanth Chakkirala
  • Publication number: 20230138296
    Abstract: A clock frequency divider circuit and a receiver are provided. The clock frequency divider circuit includes a reset retimer circuit configured to receive a reset signal and a clock signal, output a reset buffer signal of a differential signal pair obtained by buffering the reset signal, and output a reset synchronization signal obtained by synchronizing the reset signal with the clock signal, a clock buffer circuit configured to receive the clock signal and the reset synchronization signal and output a clock buffer signal of a differential signal pair obtained by buffering the clock signal, and an IQ divider circuit configured to output first through fourth output signals having different phases based on the reset buffer signal and the clock buffer signal.
    Type: Application
    Filed: February 10, 2022
    Publication date: May 4, 2023
    Inventors: Juyun LEE, Vishnu Kalyanamahadevi Gopalan Jawarlal, Kang Jik KIM, Hyo Gyuem RHEW, Jae Hyun PARK
  • Publication number: 20230117732
    Abstract: An apparatus for in-phase and quadrature phase (“IQ”) generation comprises a CMOS clock distributor for providing a clock input. A first IQ divider circuit is configured for receiving the clock input and dividing the clock input into in-phase and quadrature phase (IQ) output. A clock processing circuit is configured for processing the clock input. A second IQ divider circuit is configured for receiving the processed clock input and dividing the processed clock input into in-phase and quadrature phase (IQ) output. A multiplexer circuit is coupled to the first IQ divider circuit and the second IQ divider circuit for selecting the IQ output from the first IQ divider circuit or the second IQ divider circuit.
    Type: Application
    Filed: March 28, 2022
    Publication date: April 20, 2023
    Inventors: VISHNU KALYANAMAHADEVI GOPALAN JAWARLAL, SUMANTH CHAKKIRALA
  • Patent number: 11601116
    Abstract: A system for generating a sub-harmonically injection locked phase interpolated output signal. The system comprises ring oscillator (RO) circuitry to generate an output oscillator signal in response to a periodic input signal. The RO circuitry includes a plurality of differential delay RO stages interconnected in cascade within a closed loop, where each RO stage is configured to establish a corresponding delayed version of the output oscillator signal successively shifted in phase by a predetermined phase difference based on a predetermined interpolation mapping scheme. The system further comprises signal injection circuitry coupled to the RO circuitry to apply a first signal having a first input phase and a second signal having a second input phase to the plurality of differential delay RO stages based on the predetermined interpolation mapping scheme to lock a frequency of the output oscillator signal at one half the frequency of the periodic input signal.
    Type: Grant
    Filed: May 4, 2021
    Date of Patent: March 7, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Gunjan Mandal, Vishnu Kalyanamahadevi Gopalan Jawarlal
  • Patent number: 11469746
    Abstract: An integrated circuit device includes a sensing circuit configured to determine a delay code from a plurality of delay codes using a phase interpolation (PI) code and a plurality of input clock phases, a variable delay circuit coupled to the sensing circuit and configured to generate a variable delay based on the delay code and generate a delayed PI code using the PI code and the delay code, the delayed PI code corresponding to a code obtained from adding the variable delay to the PI code, and a phase interpolator coupled to the variable delay circuit and configured to generate an output clock phase from the plurality of input clock phases using the delayed PI code.
    Type: Grant
    Filed: June 21, 2021
    Date of Patent: October 11, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Vishnu Kalyanamahadevi Gopalan Jawarlal, Gunjan Mandal, Avneesh Singh Verma, Sanjeeb Kumar Ghosh
  • Publication number: 20220247392
    Abstract: A system for generating a sub-harmonically injection locked phase interpolated output signal. The system comprises ring oscillator (RO) circuitry to generate an output oscillator signal in response to a periodic input signal. The RO circuitry includes a plurality of differential delay RO stages interconnected in cascade within a closed loop, where each RO stage is configured to establish a corresponding delayed version of the output oscillator signal successively shifted in phase by a predetermined phase difference based on a predetermined interpolation mapping scheme. The system further comprises signal injection circuitry coupled to the RO circuitry to apply a first signal having a first input phase and a second signal having a second input phase to the plurality of differential delay RO stages based on the predetermined interpolation mapping scheme to lock a frequency of the output oscillator signal at one half the frequency of the periodic input signal.
    Type: Application
    Filed: May 4, 2021
    Publication date: August 4, 2022
    Inventors: Gunjan MANDAL, Vishnu KALYANAMAHADEVI GOPALAN JAWARLAL
  • Publication number: 20220231676
    Abstract: An integrated circuit device includes a sensing circuit configured to determine a delay code from a plurality of delay codes using a phase interpolation (PI) code and a plurality of input clock phases, a variable delay circuit coupled to the sensing circuit and configured to generate a variable delay based on the delay code and generate a delayed PI code using the PI code and the delay code, the delayed PI code corresponding to a code obtained from adding the variable delay to the PI code, and a phase interpolator coupled to the variable delay circuit and configured to generate an output clock phase from the plurality of input clock phases using the delayed PI code.
    Type: Application
    Filed: June 21, 2021
    Publication date: July 21, 2022
    Inventors: Vishnu Kalyanamahadevi Gopalan Jawarlal, Gunjan Mandal, Avneesh Singh Verma, Sanjeeb Kumar Ghosh
  • Patent number: 10917076
    Abstract: A ring oscillator includes at least one oscillator stage having a first output and a second output and a start-up circuit. The start-up circuit includes a plurality of AC coupling capacitors receiving the first output and the second output, and a plurality of switches connected to the AC coupling capacitors. The start-up circuit is configured to provide a differential start-up voltage to at least one node of the oscillator using the plurality of switches and the AC coupling capacitors.
    Type: Grant
    Filed: March 13, 2020
    Date of Patent: February 9, 2021
    Inventors: Vishnu Kalyanamahadevi Gopalan Jawarlal, Tamal Das, Avneesh Singh Verma, Sanjeeb Kumar Ghosh
  • Publication number: 20210036691
    Abstract: A ring oscillator includes at least one oscillator stage having a first output and a second output and a start-up circuit. The start-up circuit includes a plurality of AC coupling capacitors receiving the first output and the second output, and a plurality of switches connected to the AC coupling capacitors. The start-up circuit is configured to provide a differential start-up voltage to at least one node of the oscillator using the plurality of switches and the AC coupling capacitors.
    Type: Application
    Filed: March 13, 2020
    Publication date: February 4, 2021
    Inventors: Vishnu Kalyanamahadevi Gopalan Jawarlal, Tamal Das, Avneesh Singh Verma, Sanjeeb Kumar Ghosh