Patents by Inventor Wan-Ju Kuo

Wan-Ju Kuo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11985760
    Abstract: A printed circuit board (PCB), including: a ground reference layer; a pre-impregnated (pre-preg) layer having a surface; a first transmission line positioned on the surface; a second transmission line positioned on the surface spaced-apart from the first transmission line a first distance; and a solder mask layer positioned on the surface of the pre-preg layer and surrounding the first transmission line and the second transmission line, the solder mask layer having a thickness and a dielectric constant, wherein the thickness of the solder mask layer and a value of the dielectric constant of the solder mask layer cause convergence of electric fields associated with the first transmission line to be within a second distance from the first transmission line.
    Type: Grant
    Filed: April 19, 2022
    Date of Patent: May 14, 2024
    Assignee: Dell Products L.P.
    Inventors: Douglas S. Winterberg, Wan-Ju Kuo, Bhyrav M. Mutnury
  • Patent number: 11922171
    Abstract: An information handling system includes a memory subsystem and a basic/input out system (BIOS). The BIOS performs multiple trainings of the memory subsystem, and each of the trainings is performed at a different temperature. The BIOS stores multiple derating values in a derating table of the BIOS, and each of the derating values corresponds to a respective tap value at a respective temperature. During a subsequent power on self test of the information handling system, the BIOS performs a first training of the memory subsystem, and stores a first set of tap values. During a runtime of the information handling system, a memory controller determines whether a temperature of the information handling system has changed by a predetermined amount. In response to the temperature changing by the predetermined amount, the memory controller utilizes the derating values in the derating table to automatically update the tap values.
    Type: Grant
    Filed: October 26, 2022
    Date of Patent: March 5, 2024
    Assignee: Dell Products L.P.
    Inventors: Doug S. Winterberg, Wan-Ju Kuo, Bhyrav Mutnury
  • Publication number: 20230342321
    Abstract: A high-speed data communication interface includes first and second lanes. The first lane includes a first transmitter coupled to send a first data signal to a first receiver via a first channel. The second lane includes a second transmitter coupled to send a second data signal to a second receiver via a second channel. The first channel injects crosstalk into the second channel. The second transmitter sets a duty cycle adjuster input to adjust a duty cycle of the second data signal to reduce the crosstalk.
    Type: Application
    Filed: April 25, 2022
    Publication date: October 26, 2023
    Inventors: Douglas Winterberg, Wan-Ju Kuo, Bhyrav Mutnury
  • Publication number: 20230337354
    Abstract: A printed circuit board (PCB), including: a ground reference layer; a pre-impregnated (pre-preg) layer having a surface; a first transmission line positioned on the surface; a second transmission line positioned on the surface spaced-apart from the first transmission line a first distance; and a solder mask layer positioned on the surface of the pre-preg layer and surrounding the first transmission line and the second transmission line, the solder mask layer having a thickness and a dielectric constant, wherein the thickness of the solder mask layer and a value of the dielectric constant of the solder mask layer cause convergence of electric fields associated with the first transmission line to be within a second distance from the first transmission line.
    Type: Application
    Filed: April 19, 2022
    Publication date: October 19, 2023
    Inventors: Douglas S. Winterberg, Wan-Ju Kuo, Bhyrav M. Mutnury
  • Patent number: 11714707
    Abstract: An information handling system includes a dual in-line memory module (DIMM) and a memory controller coupled to the DIMM via a data bus. The memory controller determines that a first lane of a byte group of the data bus is more susceptible to crosstalk than a second lane of the byte group, determines a first performance level of the first lane, changes a delay (D) of a third lane of the byte group, the third lane being adjacent to the first lane, and determines that a second performance level of the first lane is different from the first performance level in response to delaying the third lane.
    Type: Grant
    Filed: April 15, 2021
    Date of Patent: August 1, 2023
    Assignee: Dell Products L.P.
    Inventors: Wan-Ju Kuo, Douglas Winterberg, Bhyrav Mutnury
  • Publication number: 20230046702
    Abstract: An information handling system includes a memory subsystem and a basic/input out system (BIOS). The BIOS performs multiple trainings of the memory subsystem, and each of the trainings is performed at a different temperature. The BIOS stores multiple derating values in a derating table of the BIOS, and each of the derating values corresponds to a respective tap value at a respective temperature. During a subsequent power on self test of the information handling system, the BIOS performs a first training of the memory subsystem, and stores a first set of tap values. During a runtime of the information handling system, a memory controller determines whether a temperature of the information handling system has changed by a predetermined amount. In response to the temperature changing by the predetermined amount, the memory controller utilizes the derating values in the derating table to automatically update the tap values.
    Type: Application
    Filed: October 26, 2022
    Publication date: February 16, 2023
    Inventors: Doug S. Winterberg, Wan-Ju Kuo, Bhyrav Mutnury
  • Patent number: 11513807
    Abstract: An information handling system includes a memory subsystem and a basic/input out system (BIOS). The BIOS performs multiple trainings of the memory subsystem, and each of the trainings is performed at a different temperature. The BIOS stores multiple derating values in a derating table of the BIOS, and each of the derating values corresponds to a respective tap value at a respective temperature. During a subsequent power on self test of the information handling system, the BIOS performs a first training of the memory subsystem, and stores a first set of tap values. During a runtime of the information handling system, a memory controller determines whether a temperature of the information handling system has changed by a predetermined amount. In response to the temperature changing by the predetermined amount, the memory controller utilizes the derating values in the derating table to automatically update the tap values.
    Type: Grant
    Filed: July 28, 2021
    Date of Patent: November 29, 2022
    Assignee: Dell Products L.P.
    Inventors: Doug S. Winterberg, Wan-Ju Kuo, Bhyrav Mutnury
  • Patent number: 11509510
    Abstract: Managing performance at a memory subsystem, including: performing DFE at a memory subsystem based on an initial number of taps and an initial tap value range, the memory subsystem including memory modules and memory channels connecting respective memory modules; determining, based on the initial number of taps and the initial tap value range, a channel margin of a particular channel of the memory subsystem; disabling, at the particular channel, a tap; calculating, based on the disabled tap at the particular channel, a reduction in the channel margin of the particular channel; comparing the reduced channel margin of the particular channel to a margin threshold; determining, based on the comparing, that the reduced channel margin of the particular channel is greater than the margin threshold; in response to determining that the reduced channel margin of the channel is greater than the threshold, retaining the tap at the particular channel.
    Type: Grant
    Filed: September 24, 2021
    Date of Patent: November 22, 2022
    Assignee: Dell Products L.P.
    Inventors: Douglas Stanley Winterberg, Wan-Ju Kuo, Bhyrav Mutnury
  • Publication number: 20220334919
    Abstract: An information handling system includes a dual in-line memory module (DIMM) and a memory controller coupled to the DIMM via a data bus. The memory controller determines that a first lane of a byte group of the data bus is more susceptible to crosstalk than a second lane of the byte group, determines a first performance level of the first lane, changes a delay (D) of a third lane of the byte group, the third lane being adjacent to the first lane, and determines that a second performance level of the first lane is different from the first performance level in response to delaying the third lane.
    Type: Application
    Filed: April 15, 2021
    Publication date: October 20, 2022
    Inventors: Wan-Ju Kuo, Douglas Winterberg, Bhyrav Mutnury
  • Patent number: 11411782
    Abstract: An information handling system includes a memory controller and a dual in-line memory module (DIMM) coupled to the memory controller by a memory channel. The memory channel includes a plurality of single-ended multi-drop lanes arranged in a byte group. The information handling system determines, for each lane in the byte group, a tap setting for an associated decision feedback equalizer (DFE) of each lane. The information handling system further determines an average value for the tap settings for the lanes in the byte group, determines that a first tap setting for a first lane is different from the average value by greater than a threshold, and sets the first tap setting to the average value in response to determining that the first tap setting is different from the average value by greater than the threshold.
    Type: Grant
    Filed: March 31, 2021
    Date of Patent: August 9, 2022
    Assignee: Dell Products L.P.
    Inventors: Wan-Ju Kuo, Douglas Winterberg, Bhyrav Mutnury