Patents by Inventor William L. Bucossi

William L. Bucossi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10826476
    Abstract: Embodiments of the disclosure provide a differential clock duty cycle correction (DCC) circuit, including: a hybrid current injector including current sources for generating a correction current, wherein the correction current is added to a clock signal of a first polarity at a first correction node and subtracted from a clock signal of an opposite polarity at a second correction node, and wherein a plurality of the current sources in the hybrid current injector are controlled by a first portion of a n-bit DAC code to generate the correction current; and a current DAC for receiving a second, different portion of the n-bit DAC code and for outputting a corresponding reference current to the current sources in the hybrid current injector, wherein the current sources generate the correction current in response to the reference current output by the current DAC for the second portion of the n-bit DAC code.
    Type: Grant
    Filed: June 30, 2020
    Date of Patent: November 3, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: William L. Bucossi, Barry L. Stakely
  • Patent number: 10784846
    Abstract: Embodiments of the disclosure provide a differential clock duty cycle correction (DCC) circuit, including: a hybrid current injector including current sources for generating a correction current, wherein the correction current is added to a clock signal of a first polarity at a first correction node and subtracted from a clock signal of an opposite polarity at a second correction node, and wherein a plurality of the current sources in the hybrid current injector are controlled by a first portion of a n-bit DAC code to generate the correction current; and a current DAC for receiving a second, different portion of the n-bit DAC code and for outputting a corresponding reference current to the current sources in the hybrid current injector, wherein the current sources generate the correction current in response to the reference current output by the current DAC for the second portion of the n-bit DAC code.
    Type: Grant
    Filed: February 14, 2020
    Date of Patent: September 22, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: William L. Bucossi, Barry L. Stakely
  • Patent number: 10075174
    Abstract: A phase rotator apparatus has phase interpolation and transimpedance amplifier (TIA) stages. This separates gain and bandwidth as degrees of design freedom, facilitating a reduction in power consumption while enabling the data link to transmit and receive higher speed data. Four phases of an incoming signal are combined by the phase interpolation stage using weighting currents and current-source loads to produce a phase shifted current based signal that the TIA stage receives as input. The TIA stage then converts the signal to a voltage based signal. The quiescent operating voltage of the stage outputs can be maintained with common mode feedback circuits and injector currents.
    Type: Grant
    Filed: June 22, 2017
    Date of Patent: September 11, 2018
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: William L. Bucossi, Hayden C. Cranford, Jr., Vivek K. Sharma, Fengqi Zhang
  • Publication number: 20120153909
    Abstract: Voltage regulator circuits and methods implementing hybrid fast-slow passgate control circuitry are provided to minimize the ripple amplitude of a regulated voltage output. In one aspect, a voltage regulator circuit includes a comparator, a first passgate device, a second passgate device, and a bandwidth limiting control circuit. The comparator compares a reference voltage to a regulated voltage at an output node of the voltage regulator circuit and generates a first control signal on a first gate control path based on a result of the comparing. The first and second passgate devices are connected to the output node of the regulator circuit. The first passgate device is controlled in a bang-bang mode of operation by the first control signal to supply current to the output node. The bandwidth limiting control circuit has an input connected to the first gate control path and an output connected to the second passgate device.
    Type: Application
    Filed: August 19, 2011
    Publication date: June 21, 2012
    Applicant: International Business Machines Corporation
    Inventors: William L. Bucossi, John F. Bulzacchelli, Mohak Chhabra, Zeynep Toprak-Deniz, Daniel J. Friedman, Joseph A. Iadanza, Todd M. Rasmus
  • Patent number: 8115508
    Abstract: A design structure and more particularly to a design structure to minimize driver output slew rate variation. The design structure is embodied in a machine readable medium for designing, manufacturing, or testing an integrated circuit. The design structure includes a driver circuit having an input signal and an output signal, where the driver circuit is structured and arranged to control the slew rate of the output signal. A delay circuit is coupled to an output of the driver circuit, where the delay circuit has a delay proportional to a desired target slew rate of the driver output signal. A first comparator for detecting when the driver output signal rises through a specified level, and a second comparator for detecting when the driver output falls through a second specified level are included.
    Type: Grant
    Filed: March 24, 2008
    Date of Patent: February 14, 2012
    Assignee: International Business Machines Corporation
    Inventors: William L. Bucossi, Albert A. DeBrita
  • Patent number: 7808268
    Abstract: Apparatus controlling the driver output slew rate that includes a driver circuit having an input signal and an output signal, where the driver circuit is structured and arranged to facilitate control of the slew rate of the output signal. A delay circuit having a time delay proportional to a desired transition time of the driver output signal is coupled to the output of the driver circuit. A first comparator detects when the driver output signal rises through a specified level, and a second comparator detects when the driver output falls through a second specified level. A phase detector is coupled to outputs of the first and second comparators and an output of the delay circuit for aligning the phases of the comparator outputs and the delayed comparator outputs by adjusting the driver output slew rate.
    Type: Grant
    Filed: July 23, 2008
    Date of Patent: October 5, 2010
    Assignee: International Business Machines Corporation
    Inventors: William L. Bucossi, Albert A. DeBrita
  • Publication number: 20080284464
    Abstract: Apparatus controlling the driver output slew rate that includes a driver circuit having an input signal and an output signal, where the driver circuit is structured and arranged to facilitate control of the slew rate of the output signal. A delay circuit having a time delay proportional to a desired transition time of the driver output signal is coupled to the output of the driver circuit. A first comparator detects when the driver output signal rises through a specified level, and a second comparator detects when the driver output falls through a second specified level. A phase detector is coupled to outputs of the first and second comparators and an output of the delay circuit for aligning the phases of the comparator outputs and the delayed comparator outputs by adjusting the driver output slew rate.
    Type: Application
    Filed: July 23, 2008
    Publication date: November 20, 2008
    Applicant: INTERNATIONAL BUSINESS MACHIES CORPORATION
    Inventors: William L. BUCOSSI, Albert A. DeBrita
  • Patent number: 7432730
    Abstract: Apparatus and method for controlling the driver output slew rate. The apparatus includes a driver circuit having an input signal and an output signal, where the driver circuit is structured and arranged to facilitate control of the slew rate of the output signal. A delay circuit having a time delay proportional to a desired transition time of the driver output signal is coupled to the output of the driver circuit. A first comparator detects when the driver output signal rises through a specified level, and a second comparator detects when the driver output falls through a second specified level. A phase detector is coupled to outputs of the first and second comparators and an output of the delay circuit for aligning the phases of the comparator outputs and the delayed comparator outputs by adjusting the driver output slew rate.
    Type: Grant
    Filed: January 9, 2007
    Date of Patent: October 7, 2008
    Assignee: International Business Machines Corporation
    Inventors: William L. Bucossi, Albert A. DeBrita
  • Publication number: 20080216033
    Abstract: A design structure and more particularly to a design structure to minimize driver output slew rate variation. The design structure is embodied in a machine readable medium for designing, manufacturing, or testing an integrated circuit. The design structure includes a driver circuit having an input signal and an output signal, where the driver circuit is structured and arranged to control the slew rate of the output signal. A delay circuit is coupled to an output of the driver circuit, where the delay circuit has a delay proportional to a desired target slew rate of the driver output signal. A first comparator for detecting when the driver output signal rises through a specified level, and a second comparator for detecting when the driver output falls through a second specified level are included.
    Type: Application
    Filed: March 24, 2008
    Publication date: September 4, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: William L. BUCOSSI, Albert A. DeBrita
  • Publication number: 20080164924
    Abstract: Apparatus and method for controlling the driver output slew rate. The apparatus includes a driver circuit having an input signal and an output signal, where the driver circuit is structured and arranged to facilitate control of the slew rate of the output signal. A delay circuit having a time delay proportional to a desired transition time of the driver output signal is coupled to the output of the driver circuit. A first comparator detects when the driver output signal rises through a specified level, and a second comparator detects when the driver output falls through a second specified level. A phase detector is coupled to outputs of the first and second comparators and an output of the delay circuit for aligning the phases of the comparator outputs and the delayed comparator outputs by adjusting the driver output slew rate.
    Type: Application
    Filed: January 9, 2007
    Publication date: July 10, 2008
    Inventors: William L Bucossi, Albert A. DeBrita
  • Patent number: 7295044
    Abstract: A digital clock generation circuit (and a method for operating the same). The digital clock generation circuit includes a first, a second, a third differential comparator circuits. The first differential comparator circuit receives the positive differential clock signal and a reference voltage, and generates a first output signal. The second differential comparator circuit receives the positive and negative differential clock signal, and generates a second output signal. The third differential comparator circuit receives the reference voltage and the negative differential clock signal, and generates a third output signal. A high-high detecting circuit receives the first output signal, and the third output signal, and generates an Enable signal. The digital clock generation circuit further includes a latch circuit which receives the second output signal, and the Enable signal and generates a digital clock signal. The latch circuit comprises a latch with glitch or noise immunity.
    Type: Grant
    Filed: January 12, 2006
    Date of Patent: November 13, 2007
    Assignee: International Business Machines Corporation
    Inventors: William L. Bucossi, Hongfei Wu
  • Patent number: 6853234
    Abstract: A level shift circuit that reduces PMOS to NMOS device contention whole decreasing output rise delays. The invention includes a device, comprising: a level shift circuit for shifting a signal at a first voltage at an input node to a second voltage at an output node; a boost circuit, driven by the second voltage, for decreasing a transition time of the signal between the first and second voltage; and a trigger circuit, coupled to an input of the boost circuit, for turning off the boost circuit when the signal at the output node reaches a predetermined voltage level.
    Type: Grant
    Filed: June 9, 2003
    Date of Patent: February 8, 2005
    Assignee: International Business Machines Corporation
    Inventor: William L. Bucossi
  • Publication number: 20040246038
    Abstract: A level shift circuit that reduces PMOS to NMOS device contention while decreasing output rise delays. The invention includes a device, comprising: a level shift circuit for shifting a signal at a first voltage at an input node to a second voltage at an output node; a boost circuit, driven by the second voltage, for decreasing a transition time of the signal between the first and second voltage; and a trigger circuit, coupled to an input of the boost circuit, for turning off the boost circuit when the signal at the output node reaches a predetermined voltage level.
    Type: Application
    Filed: June 9, 2003
    Publication date: December 9, 2004
    Applicant: International Business Machines Corp
    Inventor: William L. Bucossi
  • Patent number: 6731134
    Abstract: A driver including boost circuitry for reducing tri-state delay. Boost circuitry includes boost legs (32) and (34) having boost delay chains (38) and (40), respectively. Subcircuits (35) and (39) may include a series of inverters or other devices to delay a tri-state enable signal (EN2) or (EN2BAR) for a predetermined amount of time substantially equivalent to the time it takes for a first signal (A2) to travel from input pin A to PAD. Transient current provides a boost by discharging or charging output nodes (G1) and (G2), respectively. Boost legs (32) and (34) remain on for the length of time it takes for enable signal (EN2) or (EN2BAR) to travel through subcircuits (35) and (39). The boost increases the rate of transition of output nodes (G1) and (G2) thereby reducing the delay of tri-state signal (EN2).
    Type: Grant
    Filed: March 31, 2003
    Date of Patent: May 4, 2004
    Assignee: International Business Machines Corporation
    Inventors: William L. Bucossi, Bret R. Dale, Darin J. Daudelin