Patents by Inventor Xiaopeng Qu

Xiaopeng Qu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11984440
    Abstract: Semiconductor devices and semiconductor device packages may include at least one first semiconductor die supported on a first side of a substrate. The at least one first semiconductor die may include a first active surface. A second semiconductor die may be supported on a second, opposite side of the substrate. The second semiconductor die may include a second active surface located on a side of the second semiconductor die facing the substrate. The second semiconductor die may be configured to have higher median power consumption than the at least one first semiconductor die during operation. An electronic system incorporating a semiconductor device package is disclosed, as are related methods.
    Type: Grant
    Filed: October 4, 2021
    Date of Patent: May 14, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Shams U. Arifeen, Xiaopeng Qu
  • Patent number: 11915997
    Abstract: Semiconductor packages and/or assemblies having microchannels, a microchannel module, and/or a microfluidic network for thermal management, and associated systems and methods, are disclosed herein. The semiconductor package and/or assembly can include a substrate integrated with a microchannel and a coolant disposed within the microchannel to dissipate heat from a memory device and/or a logic device of the semiconductor package and/or assembly. The microchannel can be configured beneath the memory device and/or the logic device.
    Type: Grant
    Filed: August 11, 2020
    Date of Patent: February 27, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Xiaopeng Qu, Hyunsuk Chun, Eiichi Nakano
  • Patent number: 11908803
    Abstract: A semiconductor device includes an array of flexible connectors configured to mitigate thermomechanical stresses. In one embodiment, a semiconductor assembly includes a substrate coupled to an array of flexible connectors. Each flexible connector can be transformed between a resting configuration and a loaded configuration. Each flexible connector includes a conductive wire electrically coupled to the substrate and a support material at least partially surrounding the conductive wire. The conductive wire has a first shape when the flexible connector is in the resting configuration and a second, different shape when the flexible connector is in the loaded configuration. The first shape includes at least two apices spaced apart from each other in a vertical dimension by a first distance, and the second shape includes the two apices spaced apart from each other in the vertical dimension by a second distance different than the first distance.
    Type: Grant
    Filed: May 23, 2022
    Date of Patent: February 20, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Koustav Sinha, Xiaopeng Qu
  • Publication number: 20230154823
    Abstract: Semiconductor device assemblies are provided with a package substrate including one or more layers of thermally conductive material configured to conduct heat generated by one or more of semiconductor dies of the assemblies laterally outward towards an outer edge of the assembly. The layer of thermally conductive material can comprise one or more allotropes of carbon, such as diamond, graphene, graphite, carbon nanotubes, or a combination thereof. The layer of thermally conductive material can be provided via deposition (e.g., sputtering, PVD, CVD, or ALD), via adhering a film comprising the layer of thermally conductive material to an outer surface of the package substrate, or via embedding a film comprising the layer of thermally conductive material to within the package substrate.
    Type: Application
    Filed: January 13, 2023
    Publication date: May 18, 2023
    Inventors: Hyunsuk Chun, Xiaopeng Qu, Chan H. Yoo
  • Patent number: 11617284
    Abstract: Assemblies include at least one substrate, at least one electronic device coupled to the substrate, and heat dissipation elements. The heat dissipation elements comprise at least one heat spreader in communication with the at least one electronic device and at least one heat sink in communication with the at least one heat spreader. Methods of dissipating heat energy include transferring heat energy from memory devices to heat spreaders positioned adjacent to the memory devices and transferring the heat energy from the heat spreaders to a heat sink.
    Type: Grant
    Filed: March 15, 2021
    Date of Patent: March 28, 2023
    Assignee: Micron Technology, Inc.
    Inventor: Xiaopeng Qu
  • Patent number: 11587918
    Abstract: Semiconductor devices and semiconductor device packages may include at least one first semiconductor die supported on a first side of a substrate. The at least one first semiconductor die may include a first active surface. A second semiconductor die may be supported on a second, opposite side of the substrate. The second semiconductor die may include a second active surface located on a side of the second semiconductor die facing the substrate. The second semiconductor die may be configured to have higher median power consumption than the at least one first semiconductor die during operation. An electronic system incorporating a semiconductor device package is disclosed, as are related methods.
    Type: Grant
    Filed: December 17, 2019
    Date of Patent: February 21, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Shams U. Arifeen, Xiaopeng Qu
  • Patent number: 11557526
    Abstract: Semiconductor device assemblies are provided with a package substrate including one or more layers of thermally conductive material configured to conduct heat generated by one or more of semiconductor dies of the assemblies laterally outward towards an outer edge of the assembly. The layer of thermally conductive material can comprise one or more allotropes of carbon, such as diamond, graphene, graphite, carbon nanotubes, or a combination thereof. The layer of thermally conductive material can be provided via deposition (e.g., sputtering, PVD, CVD, or ALD), via adhering a film comprising the layer of thermally conductive material to an outer surface of the package substrate, or via embedding a film comprising the layer of thermally conductive material to within the package substrate.
    Type: Grant
    Filed: October 1, 2020
    Date of Patent: January 17, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Hyunsuk Chun, Xiaopeng Qu, Chan H. Yoo
  • Publication number: 20220394878
    Abstract: A semiconductor component system includes a motherboard and a cooling system mounted to the motherboard. The cooling system includes sidewalls projecting from the motherboard. A sub-motherboard extends between the sidewalls and is spaced apart from the motherboard. The sidewalls and the sub-motherboard define a cooling channel over the motherboard. A connector is attached to the sub-motherboard and is configured to receive a semiconductor device daughterboard. The connector has contacts to electrically couple the semiconductor device daughterboard to the sub-motherboard.
    Type: Application
    Filed: August 15, 2022
    Publication date: December 8, 2022
    Inventors: Xiaopeng Qu, Hyunsuk Chun
  • Patent number: 11515171
    Abstract: This patent application relates to methods and apparatus for temperature modification and reduction of contamination in bonding stacked microelectronic devices with heat applied from a bond head of a thermocompression bonding tool. The stack is substantially enclosed within a skirt carried by the bond head to reduce heat loss and contaminants from the stack, and heat may be added from the skirt.
    Type: Grant
    Filed: June 8, 2020
    Date of Patent: November 29, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Xiaopeng Qu, Hyunsuk Chun, Brandon P. Wirz, Andrew M. Bayless
  • Publication number: 20220293486
    Abstract: A microelectronic device package may include one or more semiconductor dice coupled to a substrate. The microelectronic device package may further include a lid coupled to the substrate, the lid defining a volume over and around the one or more semiconductor die. The microelectronic device package may further include a thermally conductive dielectric filler material substantially filling the volume defined around the semiconductor die.
    Type: Application
    Filed: May 27, 2022
    Publication date: September 15, 2022
    Inventor: Xiaopeng Qu
  • Publication number: 20220291280
    Abstract: Heat spreaders for use in semiconductor device testing, such as burn-in testing, are disclosed herein. In one embodiment, a heat spreader is configured to be coupled to a burn-in testing board including a plurality of sockets. The heat spreader includes (i) a frame having a plurality of apertures, and (ii) a plurality of heat sinks movably positioned within corresponding ones of the apertures. When the heat spreader is coupled to the burn-in testing board, the heat sinks are configured to extend into corresponding ones of the sockets to thermally contact semiconductor devices positioned within the sockets. The heat spreader can promote a uniform temperature gradient across the burn-in board during testing of the semiconductor devices.
    Type: Application
    Filed: May 31, 2022
    Publication date: September 15, 2022
    Inventors: Xiaopeng Qu, Amy R. Griffin, Wesley J. Orme
  • Publication number: 20220285281
    Abstract: A semiconductor device includes an array of flexible connectors configured to mitigate thermomechanical stresses. In one embodiment, a semiconductor assembly includes a substrate coupled to an array of flexible connectors. Each flexible connector can be transformed between a resting configuration and a loaded configuration. Each flexible connector includes a conductive wire electrically coupled to the substrate and a support material at least partially surrounding the conductive wire. The conductive wire has a first shape when the flexible connector is in the resting configuration and a second, different shape when the flexible connector is in the loaded configuration. The first shape includes at least two apices spaced apart from each other in a vertical dimension by a first distance, and the second shape includes the two apices spaced apart from each other in the vertical dimension by a second distance different than the first distance.
    Type: Application
    Filed: May 23, 2022
    Publication date: September 8, 2022
    Inventors: Koustav Sinha, Xiaopeng Qu
  • Patent number: 11419239
    Abstract: A semiconductor component system includes a motherboard and a cooling system mounted to the motherboard. The cooling system includes sidewalls projecting from the motherboard. A sub-motherboard extends between the sidewalls and is spaced apart from the motherboard. The sidewalls and the sub-motherboard define a cooling channel over the motherboard. A connector is attached to the sub-motherboard and is configured to receive a semiconductor device daughterboard. The connector has contacts to electrically couple the semiconductor device daughterboard to the sub-motherboard.
    Type: Grant
    Filed: July 28, 2020
    Date of Patent: August 16, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Xiaopeng Qu, Hyunsuk Chun
  • Patent number: 11385281
    Abstract: Heat spreaders for use in semiconductor device testing, such as burn-in testing, are disclosed herein. In one embodiment, a heat spreader is configured to be coupled to a burn-in testing board including a plurality of sockets. The heat spreader includes a base portion and a plurality of protrusions extending from the base portion. When the heat spreader is coupled to the burn-in testing board, the protrusions are configured to extend into corresponding ones of the sockets to thermally contact semiconductor devices positioned within the sockets. The heat spreader can promote a uniform temperature gradient across the burn-in board during testing of the semiconductor devices.
    Type: Grant
    Filed: August 21, 2019
    Date of Patent: July 12, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Xiaopeng Qu, Amy R. Griffin, Hyunsuk Chun
  • Patent number: 11372043
    Abstract: Heat spreaders for use in semiconductor device testing, such as burn-in testing, are disclosed herein. In one embodiment, a heat spreader is configured to be coupled to a burn-in testing board including a plurality of sockets. The heat spreader includes (i) a frame having a plurality of apertures, and (ii) a plurality of heat sinks movably positioned within corresponding ones of the apertures. When the heat spreader is coupled to the burn-in testing board, the heat sinks are configured to extend into corresponding ones of the sockets to thermally contact semiconductor devices positioned within the sockets. The heat spreader can promote a uniform temperature gradient across the burn-in board during testing of the semiconductor devices.
    Type: Grant
    Filed: August 21, 2019
    Date of Patent: June 28, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Xiaopeng Qu, Amy R. Griffin, Wesley J. Orme
  • Patent number: 11348875
    Abstract: Semiconductor devices having an array of flexible connectors configured to mitigate thermomechanical stresses, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor assembly includes a substrate coupled to an array of flexible connectors. Each flexible connector can be transformed between a resting configuration and a loaded configuration. Each flexible connector can include a conductive wire electrically coupled to the substrate and a support material at least partially surrounding the conductive wire. The conductive wire can have a first shape when the flexible connector is in the resting configuration and a second, different shape when the flexible connector is in the loaded configuration.
    Type: Grant
    Filed: February 27, 2020
    Date of Patent: May 31, 2022
    Assignee: MICRON TECHNOLOGY, INC.
    Inventors: Koustav Sinha, Xiaopeng Qu
  • Patent number: 11348857
    Abstract: A microelectronic device package may include one or more semiconductor dice coupled to a substrate. The microelectronic device package may further include a lid coupled to the substrate, the lid defining a volume over and around the one or more semiconductor die. The microelectronic device package may further include a thermally conductive dielectric filler material substantially filling the volume defined around the semiconductor die.
    Type: Grant
    Filed: June 16, 2020
    Date of Patent: May 31, 2022
    Assignee: Micron Technology, Inc.
    Inventor: Xiaopeng Qu
  • Publication number: 20220122942
    Abstract: Semiconductor device assemblies are provided with one or more layers of thermally conductive material disposed between adjacent semiconductor dies in a vertical stack. The thermally conductive material can be configured to conduct heat generated by one or more of the semiconductor dies in laterally outward towards an outer edge of the assembly. The layer of thermally conductive material can comprise one or more allotropes of carbon, such as diamond, graphene, graphite, carbon nanotubes, or a combination thereof. The layer of thermally conductive material can be provided via deposition (e.g., sputtering, PVD, CVD, or ALD), or via adhering a film comprising the layer of thermally conductive material to one or more of the semiconductor dies.
    Type: Application
    Filed: December 27, 2021
    Publication date: April 21, 2022
    Inventors: Hyunsuk Chun, Xiaopeng Qu
  • Patent number: 11270924
    Abstract: A heat spreader for use in a memory system is provided, including a thermally conductive body having a first planar side surface and a second planar side surface opposite the first planar side surface, the first planar side surface configured to attach to a first plurality of co-planar semiconductor devices of a first memory module of the memory system, the second planar side surface configured to attach to a second plurality of co-planar semiconductor devices of a second memory module of the memory system, wherein the first planar side surface and the second planar side surface are separated by a body width w substantially equal to a distance between the first plurality of co-planar semiconductor devices and the second plurality of co-planar semiconductor devices.
    Type: Grant
    Filed: May 26, 2020
    Date of Patent: March 8, 2022
    Assignee: Micron Technology, Inc.
    Inventor: Xiaopeng Qu
  • Patent number: 11239133
    Abstract: A semiconductor memory system having a plurality of semiconductor memory modules that are spaced apart from each other by a gap. The system includes a heat dissipation assembly having a thermally conductive base portion configured to transfer heat away from the memory devices. The heat dissipation assembly including at least one cooling unit extending from the base portion. The at least one cooling unit having a wall with an exterior surface and a cavity. The cooling unit is configured to fit in the gap between adjacent memory modules such that a portion of the exterior surface on a first side of the cooling unit is coupled to one of the first memory devices and another portion of the exterior surface on a second side of the cooling unit is coupled to one of the second memory devices across the gap.
    Type: Grant
    Filed: April 19, 2021
    Date of Patent: February 1, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Xiaopeng Qu, Shams U. Arifeen