Patents by Inventor Xueqing Huang

Xueqing Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240170070
    Abstract: A memory includes at least a target word line and a first word line group and a second word line group respectively stacked on both sides of the target word line. The first word line group includes first word lines, and the second word line group includes second word lines. A method for operating the memory includes, during a pre-charge operation, applying a first bias voltage signal to the plurality of first word lines, applying a second bias voltage signal to a target word line, and applying a third bias voltage signal to the plurality of second word lines. The method also includes, during a programming operation, applying a program voltage signal to a target word line.
    Type: Application
    Filed: December 27, 2022
    Publication date: May 23, 2024
    Inventors: Lu Qiu, Xueqing Huang, Junyao Zhu, Yao Chen
  • Patent number: 11952278
    Abstract: The present invention belongs to the technical field of biomass carbon materials, and relates to a lignin porous carbon nanosheet, a preparation method therefor, and an application thereof in supercapacitor electrode materials. The method of the present invention performs layer-by-layer self-assembly of sulfonated lignin and oxalate in a selective solvent to prepare a layer-by-layer self-assembled lignin/oxalate composite, which is then carbonized and pickled to obtain the lignin porous carbon nanosheets. The lignin porous carbon nanosheets prepared by the above method of the present invention have a specific surface area of 200-1500 m2/g, a micropore specific surface area of 100-500 m2/g, a mesoporous specific surface area of 100-1000 m2/g, a pore diameter of 0.5-30 nm, and a pore volume of 0.5-1.5 cm3/g; they can be applied to supercapacitor electrode materials, showing higher specific capacitance and excellent rate performance (with a specific capacitance retention rate of 76.
    Type: Grant
    Filed: October 23, 2019
    Date of Patent: April 9, 2024
    Assignee: South China University of Technology
    Inventors: Xueqing Qiu, Dongjie Yang, Huan Wang, Zhiqiang Fang, Hongming Lou, Weifeng Liu, Zhixian Li, Jinhao Huang, Xinping Ouyang
  • Publication number: 20240062837
    Abstract: A method for operating a memory device is disclosed. The memory device includes a first word line, a second word line, a first dummy word line, and a second dummy word line. The first dummy word line and the second dummy word line are between the first word line and the second word line. A first pass voltage is applied to the first dummy word line in a program operation. A second pass voltage is applied to the second dummy word line in the program operation. The first pass voltage is different from the second pass voltage.
    Type: Application
    Filed: October 31, 2023
    Publication date: February 22, 2024
    Inventors: Yali Song, Jianquan Ji, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Patent number: 11848058
    Abstract: A method for operating a memory is disclosed. The memory includes a first group of word lines, a second group of word lines, a first dummy word line, and a second dummy word line. The first dummy word line and the second dummy word line are between the first group of word lines and the second group of word lines. A first pass voltage is applied to the first dummy word line and applying a second pass voltage to the second dummy word line. A program voltage is applied to a selected word line, wherein a condition is met: a first voltage difference between the first pass voltage and a first threshold voltage of a first dummy cell corresponding to the first dummy word line is different from a second voltage difference between the second pass voltage and a second threshold voltage of a second dummy cell corresponding to the second dummy word line.
    Type: Grant
    Filed: March 7, 2023
    Date of Patent: December 19, 2023
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, Xiangnan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Publication number: 20230343401
    Abstract: A nonvolatile memory device, a memory system, and a programming method are provided. The nonvolatile memory device includes a plurality of pages, and each of the pages includes a plurality of single-level cells. The programming method includes performing a programming operation on a first page of the plurality of pages using a signal including a first programming pulse, a programming verifying pulse, and a second programming pulse, where the first programming pulse is a start programming pulse and the second signal value of the second programming pulse is greater than a first signal value of the first programming pulse; and programming a second page of the plurality of pages using only a third programming pulse, where a third signal value of the third programming pulse is determined based at least on the first signal value and the failed bit count.
    Type: Application
    Filed: September 28, 2022
    Publication date: October 26, 2023
    Inventors: Xueqing Huang, Tianyu Wang
  • Publication number: 20230207027
    Abstract: A method for operating a memory is disclosed. The memory includes a first group of word lines, a second group of word lines, a first dummy word line, and a second dummy word line. The first dummy word line and the second dummy word line are between the first group of word lines and the second group of word lines. A first pass voltage is applied to the first dummy word line and applying a second pass voltage to the second dummy word line. A program voltage is applied to a selected word line, wherein a condition is met: a first voltage difference between the first pass voltage and a first threshold voltage of a first dummy cell corresponding to the first dummy word line is different from a second voltage difference between the second pass voltage and a second threshold voltage of a second dummy cell corresponding to the second dummy word line.
    Type: Application
    Filed: March 7, 2023
    Publication date: June 29, 2023
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Patent number: 11626170
    Abstract: A memory includes an upper deck and a lower deck. The upper deck includes a first upper dummy word line. The lower deck includes a first lower dummy word line. A method for reducing program disturbance of the memory includes adjusting a first upper bias voltage applied to the first upper dummy word line and/or a first upper threshold voltage of the first upper dummy word line to adjust a first difference between the first upper bias voltage and the first upper threshold voltage; and adjusting a first lower bias voltage applied to the first lower dummy word line and/or a first lower threshold voltage of the first lower dummy word line to adjust a second difference between the first lower bias voltage and the first lower threshold voltage.
    Type: Grant
    Filed: February 26, 2021
    Date of Patent: April 11, 2023
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Publication number: 20230024971
    Abstract: A memory device includes a memory cell array including memory blocks and a peripheral circuit coupled to the memory cell array. Each memory block includes memory strings each including dummy cells and select transistors, bit lines coupled to the memory strings, select lines including first select lines and second select lines, and one or more dummy word lines. Each select line coupled to the select transistors. The first select lines are closer to the bit lines than the second select lines. Each dummy word line is coupled to the respective dummy cells. The dummy word lines include a first dummy word line adjacent to either the first select lines or the second select lines. The peripheral circuit is configured to apply a turn-on voltage to all the first select lines, and apply a program voltage to the first dummy word line.
    Type: Application
    Filed: August 4, 2022
    Publication date: January 26, 2023
    Inventors: Xueqing Huang, Wei Huang, Xing Zhou, Chan Wang, Kang Li, Cong Luo, Fengxiang Gao
  • Publication number: 20210193237
    Abstract: A memory includes an upper deck and a lower deck. The upper deck includes a first upper dummy word line. The lower deck includes a first lower dummy word line. A method for reducing program disturbance of the memory includes adjusting a first upper bias voltage applied to the first upper dummy word line and/or a first upper threshold voltage of the first upper dummy word line to adjust a first difference between the first upper bias voltage and the first upper threshold voltage; and adjusting a first lower bias voltage applied to the first lower dummy word line and/or a first lower threshold voltage of the first lower dummy word line to adjust a second difference between the first lower bias voltage and the first lower threshold voltage.
    Type: Application
    Filed: February 26, 2021
    Publication date: June 24, 2021
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang
  • Patent number: 10991438
    Abstract: A memory includes an upper deck and a lower deck. The upper deck includes a first upper dummy word line. The lower deck includes a first lower dummy word line. A method for reducing program disturbance of the memory includes adjusting a first upper bias voltage applied to the first upper dummy word line and/or a first upper threshold voltage of the first upper dummy word line to adjust a first difference between the first upper bias voltage and the first upper threshold voltage; and adjusting a first lower bias voltage applied to the first lower dummy word line and/or a first lower threshold voltage of the first lower dummy word line to adjust a second difference between the first lower bias voltage and the first lower threshold voltage.
    Type: Grant
    Filed: February 24, 2020
    Date of Patent: April 27, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yali Song, Jianquan Jia, Kaikai You, An Zhang, XiangNan Zhao, Ying Cui, Shan Li, Kaiwei Li, Lei Jin, Xueqing Huang, Meng Lou, Jinlong Zhang